IDTECH N150U3-L06
Specifications
Active Area [mm]
304.8(H) x 228.6(V)
CFL Cable Length [mm]
85 Typ
Contrast Ratio
400 : 1 Typ.
Display Mode
Normally Black
Display Surface Treatment
Anti-Glare Treatment
Electrical Interface
8 pairs LVDS (Even/Odd R/G/B Data(6bit), 3sync signals, Clock)
Lamp Power Consumption [Watt]
4.1 Typ., (W/o inverter loss) | 4.5 Max., (W/o inverter loss)
Module Life
10,000 hours (same as lamp life)
Nominal Input Voltage VDD [Volt]
+3.3 Typ.
Optical Rise Time + Fall Time [msec]
60 Typ., 120 Max
Physical Size [mm]
317.3(W) x 242.0(H) x 6.2(D) Typ./6.5(D) Max.
Pixel Arrangement
R,G,B Vertical Stripe
Pixel Pitch [mm]
0.1905(per one triad) x 0.1905
Pixels H x V
1600(x3) x 1200
Power Consumption [Watt](VDD)
3.1 Typ., 4.4 Max.
Screen Diagonal [mm]
381
Support Color
Native 262K colors (RGB 6-bit data driver)
Typical Power Consumption [Watt]
7.2 Typ., 8.9 Max.(W/o inverter loss)
Weight [grams]
575 Typ 600 Max.
Datasheet
Extracted Text
Engineering Specification
Engineering Specification
Type 15.0 UXGA Color TFT/LCD Module
Model Name: N150U3-L06
Document Control Number: OEM I-N150U3-L06
Note: Specification is subject to change without notice. Consequently it is better to contact
International Display Technology before proceeding with the design
of your product incorporating this module.
Sales Support
International Display Technology
(C) Copyright International Display Technology 2004 All Rights reserved
February 18, 2004 OEM I-N150U3-L06 1/27
Engineering Specification
i Contents
i Contents
ii Record of Revision
1.0 Handling Precautions
2.0 General Description
2.1 Characteristics
2.2 Functional Block Diagram
3.0 Absolute Maximum Ratings
4.0 Optical Characteristics
5.0 Signal Interface
5.1 Connectors
5.2 Interface Signal Connector
5.3 Interface Signal Description
5.4 Interface Signal Electrical Characteristics
5.4.1 Signal Electrical Characteristics for LVDS Receiver
5.4.2 LVDS Receiver Internal Circuit
5.4.3 Recommended Guidelines for Motherboard PCB Design and Cable Selection
5.5 Signal for Lamp connector
6.0 Pixel format image
7.0 Parameter guide line for CFL Inverter
8.0 Interface Timings
8.1 Timing Characteristics
8.2 Timing Definition
9.0 Power Specifications
10.0 Power ON/OFF Sequence
11.0 Mechanical Characteristics
12.0 National Test Lab Requirement
(C) Copyright International Display Technology 2004 All Rights reserved
February 18, 2004 OEM I-N150U3-L06 2/27
Engineering Specification
ii Record of Revision
Date Document Revision Page Summary
February 18, 2004 OEM I-N150U3-L06 All First Edition for customer.
(C) Copyright International Display Technology 2004 All Rights reserved
February 18, 2004 OEM I-N150U3-L06 3/27
Engineering Specification
1.0 Handling Precautions
▪ Since front polarizer is easily damaged, pay attention not to scratch it.
▪ Be sure to turn off power supply when inserting or disconnecting from input connector.
▪ Wipe off water drop immediately. Long contact with water may cause discoloration or spots.
▪ When the panel surface is soiled, wipe it with absorbent cotton or other soft cloth.
▪ Since the panel is made of glass, it may break or crack if dropped or bumped on hard surface.
▪ Since CMOS LSI is used in this module, take care of static electricity and insure human earth when
handling.
▪ Do not open nor modify the Module Assembly.
▪ Do not press the reflector sheet at the back of the module to any directions.
▪ Do not stick the adhesive tape on the reflector sheet at the back of the LCD module.
▪ In case if a Module has to be put back into the packing container slot after once it was taken out from the
container, do not press the center of the CFL Reflector edge. Instead, press at the far ends of the CFL
Reflector edge softly. Otherwise the TFT Module may be damaged.
▪ At the insertion or removal of the Signal Interface Connector, be sure not to rotate nor tilt the Interface
Connector of the TFT Module.
▪ After installation of the TFT Module into an enclosure ( Notebook PC Bezel, for example), do not twist nor
bent the TFT Module even momentary. At designing the enclosure, it should be taken into consideration
that no bending/twisting forces are applied to the TFT Module from outside. Otherwise the TFT Module
may be damaged.
▪ The fluorescent lamp in the liquid crystal display (LCD) contains mercury. Do not put it in trash that is
disposed of in landfills. Dispose of it as required by local ordinances or regulations.
▪ Small amount of materials having no flammability grade is used in the LCD module. The LCD module
should be supplied by power complied with requirements of Limited Power Source (2.11, IEC60950 3rd.Ed. or
UL60950 3rd. Ed.), or be applied exemption conditions of flammability requirements (4.7.3.4, IEC60950 3rd.Ed.
or UL60950 3rd.Ed.) in an end product.
▪ The LCD module is designed so that the CFL in it is supplied by Limited Current Circuit (2.4, IEC60950
3rd.Ed. or UL60950 3rd.Ed.). Do not connect the CFL in Hazardous Voltage Circuit.
▪ The information contained herein is presented only as a guide for the applications of our
products. No responsibility is assumed by International Display Technology for any
infringements of patents or other right of the third partied which may result from its use. No
license is granted by implication or otherwise under any patent or patent rights of
International Display Technology or others.
▪ The information contained herein may be changed without prior notice. It is therefore
advisable to contact International Display Technology before proceeding with the design of
equipment incorporating this product.
(C) Copyright International Display Technology 2004 All Rights reserved
February 18, 2004 OEM I-N150U3-L06 4/27
Engineering Specification
2.0 General Description
This specification applies to the Type 15.0 Color TFT/LCD Module 'N150U3-L06'.
This module is designed for a display unit of notebook style personal computer.
The screen format and electrical interface are intended to support the UXGA (1600(H) x 1200(V)) screen.
Support color is native 262K colors (RGB 6-bit data driver).
All input signals are LVDS (Low Voltage Differential Signaling) interface compatible.
This module does not contain an inverter card for backlight.
2.1 Characteristics
The following items are characteristics summary on the table under 25 degree C condition:
CHARACTERISTICS ITEMS SPECIFICATIONS
Screen Diagonal [mm] 381
Pixels H x V 1600(x3) x 1200
Active Area [mm] 304.8(H) x 228.6(V)
Pixel Pitch [mm] 0.1905(per one triad) x 0.1905
Pixel Arrangement R,G,B Vertical Stripe
Weight [grams] 575 Typ 600 Max.
Physical Size [mm] 317.3(W) x 242.0(H) x 6.2(D) Typ./6.5(D) Max.
Display Mode Normally Black
Display Surface Treatment Anti-Glare Treatment
Support Color Native 262K colors (RGB 6-bit data driver)
2
White Luminance [cd/m ] (center) 200 Typ.
Contrast Ratio 400 : 1 Typ.
Optical Rise Time + Fall Time [msec] 60 Typ., 120 Max
Nominal Input Voltage VDD [Volt] +3.3 Typ.
Power Consumption [Watt](VDD) 3.1 Typ., 4.4 Max.
Lamp Power Consumption [Watt] 4.1 Typ., (W/o inverter loss)
4.5 Max., (W/o inverter loss)
Typical Power Consumption [Watt] 7.2 Typ., 8.9 Max.(W/o inverter loss)
Electrical Interface 8 pairs LVDS (Even/Odd R/G/B Data(6bit), 3sync signals, Clock)
Temperature Range [degree C]
Operating 0 to +50
Storage (Shipping) -20 to +60
CFL Cable Length [mm] 85 Typ
Module Life 10,000 hours (same as lamp life)
(C) Copyright International Display Technology 2004 All Rights reserved
February 18, 2004 OEM I-N150U3-L06 5/27
Engineering Specification
2.2 Functional Block Diagram
The following diagram shows the functional block of this Type 15.0 Color TFT/LCD Module.
The first LVDS port transmits even pixels while the second LVDS port transmits odd pixels.
X-Driver
Y-Driver
< 8 pairs LVDS >
LCD DRIVE
CARD
6bit color data
for R/G/B EVEN
PIXEL
LCD
TFT ARRAY/CELL
(even/odd)
Controller
ODD
1600(R/G/B) x 1200
DTCLK(even/od
PIXEL
DSPTMG
Dual LVDS
Vsync
RECEIVER
Hsync
G/A
VEEDID
CLKEEDID
DC-DC
EEDID
DataEEDID
Converter
Backlight Unit
Chip
Ref circuit
VDD
GND
Lamp Connector
JST BHSR-02VS-1 (2pin)
LCD-DRIVE Connector
JAE FI-XB30SL-HF10 (30pin)
(C) Copyright International Display Technology 2004 All Rights reserved
February 18, 2004 OEM I-N150U3-L06 6/27
Engineering Specification
3.0 Absolute Maximum Ratings
Absolute maximum ratings of the module is as follows:
Item Symbol Min Max Unit Conditions
Logic/LCD Drive Voltage VDD -0.3 +4.0 V
Input Signal Voltage VIN -0.3 VDD+0.3 V
CFL Ignition Voltage Vs - +2,000 Vrms Note 2
CFL Current ICFL - 7 mAms
CFL Peak Inrush Current ICFLP - 20 mA
Operating Temperature TOP 0 +50 deg.C Note 1
Operating Relative Humidity HOP 8 95 %RH Note 1
Storage Temperature TST -20 +60 deg.C
Note 1
Storage Relative Humidity HST 5 95 %RH Note 1
Vibration 1.5 10-200 G Hz
Shock 50 18 G ms Rectangle wave
Note 1: Maximum Wet-Bulb should be 39 degree C and No condensation.
Note 2: Duration: 50msec Max. Ta=0 degree C
(C) Copyright International Display Technology 2004 All Rights reserved
February 18, 2004 OEM I-N150U3-L06 7/27
Engineering Specification
4.0 Optical Characteristics
The optical characteristics are measured under stable conditions as follows under 25 degree C condition:
Item Conditions Specification
Typ. Note
Viewing Angle Horizontal (Right) 85 -
(Degrees) K>10 (Left) 85 -
Vertical (Upper) 85 -
K: Contrast Ratio K>10 (Lower) 85 -
Contrast ratio 400 -
Response Time (ms) Rising + Falling 60 -
Color Red x 0.569 -
Chromaticity Red y 0.332 -
(CIE) Green x 0.312 -
Green y 0.544 -
Blue x 0.149 -
Blue y 0.132 -
White x 0.313 -
White y 0.329 -
2
White Luminance (cd/m ) Icfl=6.5mA 200 Typ. -
(Center)
185 Typ.
(5point average)
(C) Copyright International Display Technology 2004 All Rights reserved
February 18, 2004 OEM I-N150U3-L06 8/27
Engineering Specification
5.0 Signal Interface
5.1 Connectors
Physical interface is described as for the connector on module.
These connectors are capable of accommodating the following signals and will be following components.
Connector Name / Designation For Signal Connector
Manufacturer JAE
Type / Part Number FI-XB30SL-HF10
Mating Receptacle Manufacture JAE
Mating Receptacle/Part Number FI-X30M
Connector Name / Designation For Lamp Connector
Manufacturer JST
Type / Part Number BHSR-02VS-1
Mating Type / Part Number SM02B-BHSS-1
(C) Copyright International Display Technology 2004 All Rights reserved
February 18, 2004 OEM I-N150U3-L06 9/27
Engineering Specification
5.2 Interface Signal Connector
Pin # Signal Name Pin # Signal Name
1 GND 16 GND
2 VDD 17 ReCLKIN-
3 VDD 18 ReCLKIN+
4 V (Note 2,3) 19 GND
EEDID
5 Reserved (Note 1) 20 RoIN0-
6 CLK (Note 2,4) 21 RoIN0+
EEDID
7 Data (Note 2,4) 22 GND
EEDID
8 ReIN0- 23 RoIN1-
9 ReIN0+ 24 RoIN1+
10 GND 25 GND
11 ReIN1- 26 RoIN2-
12 ReIN1+ 27 RoIN2+
13 GND 28 GND
14 ReIN2- 29 RoCLKIN-
15 ReIN2+ 30 RoCLKIN+
Note:
1. 'Reserved' pins are not allowed to connect any other line.
2. This LCD Module complies with "VESA ENHANCED EXTENDED DISPLAY IDENTIFICATION DATA
STANDARD Release A, Revision 1" and supports "EEDID version 1.3". This module uses Serial
EEPROM AT24C02-10TI-2.7 (ATMEL) or compatible as a EEDID function.
3. V power source shall be the current limited circuit which has not exceeding 1A. (Reference Document:
EEDID
TM
"Enhanced Display Data Channel (E-DDC ) Proposed Standard", VESA)
4. Both CLK line and Data line are pulled-up with 10K ohm resistor to V power source line at
EEDID EEDID EEDID
LCD panel, respectively.
Voltage levels of all input signals are LVDS compatible (except VDD,EEDID). Refer to "Signal Electrical
Characteristics for LVDS(*)", for voltage levels of all input signals.
(C) Copyright International Display Technology 2004 All Rights reserved
February 18, 2004 OEM I-N150U3-L06 10/27
Engineering Specification
5.3 Interface Signal Description
The LVDS receiver equipped in this LCD module is compatible with ANSI/TIA/TIA-644 standard.
PIN # SIGNAL NAME Description
2 GND Ground
3 VDD +3.3V Power Supply
4 VDD +3.3V Power Supply
5 V EEDID 3.3V Power Supply
EEDID
6 Reserved Reserved
7 CLK EEDID Clock
EEDID
8 Data EEDID Data
EEDID
9 ReIN0- Negative LVDS differential data input (ER0-ER5, EG0)
10 ReIN0+ Positive LVDS differential data input (ER0-ER5, EG0)
11 GND Ground
12 ReIN1- Negative LVDS differential data input (EG1-EG5, EB0-EB1)
13 ReIN1+ Positive LVDS differential data input (EG1-EG5, EB0-EB1)
14 GND Ground
15 ReIN2- Negative LVDS differential data input (EB2-EB5, HSYNC, VSYNC, DSPTMG)
16 ReIN2+ Positive LVDS differential data input (EB2-EB5, HSYNC, VSYNC, DSPTMG)
17 GND Ground
18 ReCLKIN- Negative LVDS differential clock input (ECLK)
19 ReCLKIN+ Positive LVDS differential clock input (ECLK)
20 GND Ground
21 RoIN0- Negative LVDS differential data input (OR0-OR5, OG0)
22 RoIN0+ Positive LVDS differential data input (OR0-OR5, OG0)
23 GND Ground
24 RoIN1- Negative LVDS differential data input (OG1-OG5, OB0-OB1)
25 RoIN1+ Positive LVDS differential data input (OG1-OG5, OB0-OB1)
26 GND Ground
27 RoIN2- Negative LVDS differential data input (OB2-OB5)
28 RoIN2+ Positive LVDS differential data input (OB2-OB5)
29 GND Ground
30 RoCLKIN- Negative LVDS differential clock input (OCLK)
31 RoCLKIN+ Positive LVDS differential clock input (OCLK)
Note:
Input signals of odd and even clock shall be the same timing.
The module uses a 100ohm resistor between positive and negative data lines of each receiver input.
Even : First Pixel data
Odd : Second Pixel Data
(C) Copyright International Display Technology 2004 All Rights reserved
February 18, 2004 OEM I-N150U3-L06 11/27
Engineering Specification
SIGNAL NAME Description
ER5/OR5 (Even / Odd) RED Data 5
ER4/OR4 (Even / Odd) RED Data 4
ER3/OR3 (Even / Odd) RED Data 3
ER2/OR2 (Even / Odd) RED Data 2
ER1/OR1 (Even / Odd) RED Data 1
ER0/OR0 (Even / Odd) RED Data 0
Red-pixel Data: Each red pixel's brightness data consists of these 6 bits pixel data.
EG5/OG5 (Even / Odd) GREEN Data 5
EG4/OG4 (Even / Odd) GREEN Data 4
EG3/OG3 (Even / Odd) GREEN Data 3
EG2/OG2 (Even / Odd) GREEN Data 2
EG1/OG1 (Even / Odd) GREEN Data 1
EG0/OG0 (Even / Odd) GREEN Data 0
Green-pixel Data: Each green pixel's brightness data consists of these 6 bits pixel data.
EB5/OB5 (Even / Odd) BLUE Data 5
EB4/OB4 (Even / Odd) BLUE Data 4
EB3/OB3 (Even / Odd) BLUE Data 3
EB2/OB2 (Even / Odd) BLUE Data 2
EB1/OB1 (Even / Odd) BLUE Data 1
EB0/OB0 (Even / Odd) BLUE Data 0
Blue-pixel Data: Each blue pixel's brightness data consists of these 6 bits pixel data.
ECLK / OCLK Data Clock (DTCLK): The typical frequency is 81MHz.
The signal is used to strobe the pixel +data and the +DSPTMG
DSPTMG Display Timing:
When the signal is high, the pixel data shall be valid to be displayed.
VSYNC Vertical Sync: Both active high/low signals are acceptable.
HSYNC Horizontal Sync: Both active high/low signals are acceptable.
VDD Power Supply
GND Ground
V EEDID Power Supply
EEDID
CLK EEDID Clock
EEDID
Data EEDID Data
EEDID
Note: Output signals except V , CLK and Data from any system shall be Hi-Z state when VDD is off.
EEDID EEDID EEDID
(C) Copyright International Display Technology 2004 All Rights reserved
February 18, 2004 OEM I-N150U3-L06 12/27
Engineering Specification
5.4 Interface Signal Electrical Characteristics
5.4.1 Signal Electrical Characteristics for LVDS Receiver
Table. Electrical Characteristics
Parameter Symbol Min Typ Max Unit Conditions
Differential Input High Threshold Vth +100 mV Vcm=+1.2V
Differential Input Low Threshold Vtl -100 mV Vcm=+1.2V
Magnitude Differential Input Voltage |Vid| 100 600 mV
Common Mode Voltage Vcm 1.0 1.2 1.4 V Vth - Vtl = 200mV
Common Mode Voltage Offset ∆Vcm -50 +50 mV Vth - Vtl = 200mV
Note:
▪ Input signals shall be low or Hi-Z state when VDD is off.
▪ All electrical characteristics for LVDS signal are defined and shall be measured at the interface connector of
LCD (see Figure Measurement system).
Figure . Voltage Definitions
(C) Copyright International Display Technology 2004 All Rights reserved
February 18, 2004 OEM I-N150U3-L06 13/27
Engineering Specification
Figure. Measurement system
Table. Switching Characteristics
Parameter Symbol Min Typ Max Unit Conditions
Clock Frequency fc 53.0 81.0 83.0 MHz
Cycle Time tc 12.0 12.3 18.8 ns
fc = 81MHz, tCCJ < 50ps,
Data Setup Time (Note 1) Tsu 500 ps
Vth-Vtl = 200mV,
Thd 500 ps
Data Hold Time (Note 2)
Vcm = 1.2V, ∆Vcm = 0
Cycle-to-cycle jitter (Note 3) tCCJ -150 +150 ps fc = 81MHz
Cycle Modulation Rate (Note 4) tCJavg 20 ps/clk fc = 81MHz
Clock Skew between LVDS
1 ns
ODD/EVEN channels
Note 1: All values are at VDD=3.3V, Ta=25 degree C.
Note 2: See figure "Timing Definition" and "Timing Definition (detail A)" for definition.
Note 3: Jitter is the magnitude of the change in input clock period.
Note 4: This specification defines maximum average cycle modulation rate in peak-to-peak transition within any
100 clock cycles. This specification is applied only if input clock peak jitter within any 100 clock cycles is
greater than 300ps.
(C) Copyright International Display Technology 2004 All Rights reserved
February 18, 2004 OEM I-N150U3-L06 14/27
Engineering Specification
Figure. Timing Definition (Even)
(C) Copyright International Display Technology 2004 All Rights reserved
February 18, 2004 OEM I-N150U3-L06 15/27
Engineering Specification
Figure. Timing Definition (Odd)
(C) Copyright International Display Technology 2004 All Rights reserved
February 18, 2004 OEM I-N150U3-L06 16/27
Engineering Specification
Figure. Timing Definition (detail A)
Note: Tsu and Thd are internal data sampling window of receiver. Trskm is the system skew margin; i.e., the sum
of cable skew, source clock jitter, and other inter-symbol interference, shall be less than Trskm.
(C) Copyright International Display Technology 2004 All Rights reserved
February 18, 2004 OEM I-N150U3-L06 17/27
Engineering Specification
5.4.2 LVDS Receiver Internal Circuit
Below figure shows the internal block diagram of the LVDS receiver.
(C) Copyright International Display Technology 2004 All Rights reserved
February 18, 2004 OEM I-N150U3-L06 18/27
Engineering Specification
5.4.3 Recommended Guidelines for Motherboard PCB Design and Cable Selection
Following the suggestions below will help to achieve optimal results.
▪ Use controlled impedance media for LVDS signals. They should have a matched differential impedance
of 100ohm.
▪ Match electrical lengths between traces to minimize signal skew.
▪ Isolate TTL signals from LVDS signals.
▪ For cables, twisted pair, twinax, or flex circuit with close coupled differential traces are recommended.
5.5 Signal for Lamp Connector
Pin # Signal Name
1 Lamp High Voltage
2 Lamp Low Voltage
(C) Copyright International Display Technology 2004 All Rights reserved
February 18, 2004 OEM I-N150U3-L06 19/27
Engineering Specification
6.0 Pixel format image
Following figure shows the relationship of the input signals and LCD pixel format image.
Even and odd pair of RGB data are sampled at a time.
Even Odd Even Odd
0 1 1598 1599
1st Line R G B R G B R G B R G B
R G B R G B R G B R G B
1200th Line
(C) Copyright International Display Technology 2004 All Rights reserved
February 18, 2004 OEM I-N150U3-L06 20/27
Engineering Specification
7.0 Parameter guide line for CFL Inverter
PARAMETER MIN DP-1 MAX UNITS CONDITION
2
White Luminance - 200 - cd/m (Ta=25 deg.C)
Note 6
CFL current (ICFL) TBD 6.5 7.0 mArms (Ta=25 deg.C)
Note 5
CFL Frequency (FCFL) 40 - 70 KHz (Ta=25 deg.C)
Note 1
CFL Ignition Voltage (Vs) 1,600 - - Vrms (Ta= 0 deg.C)
Note 3
CFL Voltage (Reference)(VCFL) - 630 - Vrms (Ta=25 deg.C)
Note 2
CFL Power consumption (PCFL) - 4.1 4.5 W (Ta=25 deg.C)
Note 2
Note 1: CFL discharge frequency should be carefully determined to avoid interference between inverter and TFT
LCD.
Note 2: Calculated value for reference (ICFL x VCFL = PCFL).
Note 3: CFL inverter should be able to give out a power that has a generating capacity of over 1,600 voltage.
Lamp units need 1,600 voltage minimum for ignition.
Note 4: DP-1 (Design Point-1) is IDTech recommended Design Point.
*1 All of characteristics listed are measured under the condition using the IDTech Test inverter.
*2 In case of using an inverter other than listed, it is recommended to check the inverter carefully.
Sometimes, interfering noise stripes appear on the screen, and substandard luminance or flicker at
low power may happen.
*3 In designing an inverter, it is suggested to check safety circuit very carefully. Impedance of CFL, for
instance, becomes more than 1 [M ohm] when CFL is damaged.
*4 Generally, CFL has some amount of delay time after applying kick-off voltage. It is recommended to
keep on applying kick-off voltage for 1 [Sec] until discharge.
*5 Reducing CFL current increases CFL discharge voltage and generally increases CFL discharge
frequency. So all the parameters of an inverter should be carefully designed so as not to produce too
much leakage current from high-voltage output of the inverter.
*6 It should be employed the inverter which has 'Duty Dimming', if ICFL is less than 4[mA].
Note 5: To use inverter card of SANKEN SCF-0281.
Note 6: 200 Typ. (center), 170 Min. (center), 185 Typ. (5 point average)
(C) Copyright International Display Technology 2004 All Rights reserved
February 18, 2004 OEM I-N150U3-L06 21/27
Engineering Specification
The following chart is Luminance versus Lamp Power for your reference.
(C) Copyright International Display Technology 2004 All Rights reserved
February 18, 2004 OEM I-N150U3-L06 22/27
Engineering Specification
8.0 Interface Timings
Basically, interface timings described here is not actual input timing of LCD module but output timing of
SN75LVDS86 (Texas Instruments) or equivalent.
8.1 Timing Characteristics
Signal Item Symbol MIN. TYP. MAX. Unit
DTCLK Freqency Fdck 53.0 81.0 83.0 [MHz]
(ECLK/OCLK)
Tck 12.0 12.3 18.8 [ns]
+V-Sync Frame Rate Fv - 60.0 - [Hz]
Tv - 16.67 - [ms]
Nv 1208 1250 2046 [lines]
T V-Active Level va 13.33 40.0 839.8 [us]
Nva 1 3 63 [lines]
V-Back Porch Nvb 6 46 125 [lines]
V-Front Porch Nvf 1 1 125 [lines]
+DSPTMG V-Line m 1200 [lines]
+H-Sync Scan Rate Fh - 75.0 - [KHz]
Th - 13.33 - [usec]
Nh 1024 1080 2046 [Tck]
T H-Active Level ha 1.185 [usec]
Tha 8 96 255 [Tck]
H-Back Porch Thb 8 152 511 [Tck]
H-Front Porch Thf 8 32 [Tck]
+DSPTMG Display Thd - 9.877 - [usec]
+DATA Data Even/Odd n 1600 [dots]
Note: Both positive Hsync and positive Vsync polarity is recommended.
Disp Timing Period (Th, Nh) must be constant by each every line.
If Disp timing are not constant due to Spread Spectrum, the following expression has to be satisfied.
DeltaDT x Tvblk < 300 [Tck]
DTmax : Disp Timing Period MAX [Tck]
DTmin : Disp Timing Period MIN [Tck]
DeltaDT = DTmax - DTmin
Tvblk : V Blanking [lines]
Tck : DTCLK
(C) Copyright International Display Technology 2004 All Rights reserved
February 18, 2004 OEM I-N150U3-L06 23/27
Engineering Specification
8.2 Timing Definition
Vertical Timing
Support mode Tvblk m Tvf VSYNC Tv,Nv Tva VSYNC Tvb VSYNC
Vertical Active Field Front Porch Frame Time Width Back Porch
Blanking
1600 x 1200 at 60Hz 0.667 ms 16.000 ms 0.013 ms 16.667 ms 0.040 ms 0.613 ms
(H line rate : 13.3 us) (50 lines) (1200 lines) (1 line) (1250 lines) (3 lines) (46 lines)
DSPTMG
Tv
Tvblk m
Tvf Tva Tvb
+VSYNC
Horizontal Timing
Support mode Thblk Thd Thf HSYNC Th,Nh Tha Thb
Horizontal Active Field Front Porch H Line Time HSYNC HSYNC
Blanking Width Back Porch
1600 x 1200 3.457 us 9.877 us 0.395 us 13.333 us 1.185 us 1.877 us
Dotclock : 162.000 (560 dots) (1600 dots) (64 dots) (2160 dots) (192 dots) (304 dots)
MHz (81.000MHz x2)
DSPTMG
Th
Thblk Thd
Thf
Tha Thb
-HSYNC
+HSYNC
Tck
VID VIDE EO O( (Eve Even n) )
02 4 n-4 n-2
V VIID DE EO( O(Od Odd d)) 13 5 n-3
n-1
DTCLK
(C) Copyright International Display Technology 2004 All Rights reserved
February 18, 2004 OEM I-N150U3-L06 24/27
Engineering Specification
9.0 Power Specifications
Input power specifications are as follows;
Operating Input Voltage Conditions: +3.0V to +3.6V
Power Characteristics
SYMBOL PARAMETER Min Typ Max UNITS CONDITION
VDD Logic/LCD Drive Voltage 3.0 3.3 3.6 [V] Load Capacitance 68 uF
PDD VDD Power 4.4 [W] MAX.Pattern,
VDD=3.6[V]
PDD VDD Power 3.1 [W] All White Pattern,
VDD=3.3[V]
IDD VDD Current 1.44 [A] MAX.Pattern,
VDD=3.0[V]
IDD VDD Current 0.95 [A] All White Pattern,
VDD=3.3[V]
VDDrp Allowable Logic/LCD 100 [mVp-p]
Drive Ripple Voltage
VDDns Allowable Logic/LCD 100 [mVp-p]
Drive Ripple Noise
Note: VDD Line impedance of between system side and LCD panel should be minimized for meeting the above
requirements.
(C) Copyright International Display Technology 2004 All Rights reserved
February 18, 2004 OEM I-N150U3-L06 25/27
Engineering Specification
10.0 Power ON/OFF Sequence
VDD power and lamp on/off sequence is as follows. Interface signals are also shown in the chart.
Signals from any system shall be Hi-Z state or low level when VDD is off.
150ms min.
90% 90%
VDD
10% 10%
10%
0 V
10ms max. 0 min.
0 min.
90% 90%
Signals
10% 10%
0 V
100ms min.
20ms min.
180ms min.
(Recommended).
On
Lamp
(C) Copyright International Display Technology 2004 All Rights reserved
February 18, 2004 OEM I-N150U3-L06 26/27
Engineering Specification
11.0 Mechanical Characteristics
Frequently asked questions
What makes Elite.Parts unique?

What kind of warranty will the N150U3-L06 have?

Which carriers does Elite.Parts work with?

Will Elite.Parts sell to me even though I live outside the USA?

I have a preferred payment method. Will Elite.Parts accept it?

Why buy from GID?

Quality
We are industry veterans who take pride in our work

Protection
Avoid the dangers of risky trading in the gray market

Access
Our network of suppliers is ready and at your disposal

Savings
Maintain legacy systems to prevent costly downtime

Speed
Time is of the essence, and we are respectful of yours
What they say about us
FANTASTIC RESOURCE
One of our top priorities is maintaining our business with precision, and we are constantly looking for affiliates that can help us achieve our goal. With the aid of GID Industrial, our obsolete product management has never been more efficient. They have been a great resource to our company, and have quickly become a go-to supplier on our list!
Bucher Emhart Glass
EXCELLENT SERVICE
With our strict fundamentals and high expectations, we were surprised when we came across GID Industrial and their competitive pricing. When we approached them with our issue, they were incredibly confident in being able to provide us with a seamless solution at the best price for us. GID Industrial quickly understood our needs and provided us with excellent service, as well as fully tested product to ensure what we received would be the right fit for our company.
Fuji
HARD TO FIND A BETTER PROVIDER
Our company provides services to aid in the manufacture of technological products, such as semiconductors and flat panel displays, and often searching for distributors of obsolete product we require can waste time and money. Finding GID Industrial proved to be a great asset to our company, with cost effective solutions and superior knowledge on all of their materials, it’d be hard to find a better provider of obsolete or hard to find products.
Applied Materials
CONSISTENTLY DELIVERS QUALITY SOLUTIONS
Over the years, the equipment used in our company becomes discontinued, but they’re still of great use to us and our customers. Once these products are no longer available through the manufacturer, finding a reliable, quick supplier is a necessity, and luckily for us, GID Industrial has provided the most trustworthy, quality solutions to our obsolete component needs.
Nidec Vamco
TERRIFIC RESOURCE
This company has been a terrific help to us (I work for Trican Well Service) in sourcing the Micron Ram Memory we needed for our Siemens computers. Great service! And great pricing! I know when the product is shipping and when it will arrive, all the way through the ordering process.
Trican Well Service
GO TO SOURCE
When I can't find an obsolete part, I first call GID and they'll come up with my parts every time. Great customer service and follow up as well. Scott emails me from time to time to touch base and see if we're having trouble finding something.....which is often with our 25 yr old equipment.
ConAgra Foods