# **PCI-1716** PCI-1716L

# **16-bit High-resolution Multifunction Card 16-bit High-resolution** Multifunction Card w/o AO function



# **Features**

- 16-bit high resolution
- 250 KS/s sampling rate .
- Auto calibration function
- · PCI-bus mastering for data transfer
- 16 analog input channels with 1K FIFO
- 16 S.E. or 8 Diff. Al, or a combination
- Unipolar/Bipolar input range
- 2 analog output channels (PCI-1716 only)
- 16 digital input channels •
- 16 digital output channels .
- One 10 MHz 16-bit resolution counter
- Board ID

# Introduction

The PCI-1716/1716L is a powerful high-resolution multifunction card for PCI bus. It features a 250 KS/s 16-bit A/D converter, an on-board 1K sample FIFO buffer for A/D. The PCI-1716/1716L provides a total of up to sixteen single-ended or eight differential A/D input channels or a mixed combination, two 16-bit D/A output channels, 16 digital input/output channels, and one 10 MHz 16-bit counter channel. PCI-1716/1716L provides specific functions for different user requirements:

# **Specifications**

## **Analog Input**

 Channels 16 Single-Ended or 8 differential or combination

1K samples

2.5 µs

30 Vp-p

- Resolution 16-bit
- FIFO Size
- Sampling Rate\* 250 KS/s max. .
- **Conversion Time**

| Innut source and          | Gain      | 0.5     | 1       | 2       | 4       | 8        |
|---------------------------|-----------|---------|---------|---------|---------|----------|
| Gain List                 | Unipolar  | N/A     | 0~10    | 0 ~5    | 0 ~2.5  | 0~1.25   |
|                           | Bipolar   | ± 10    | ± 5     | ± 2.5   | ± 1.25  | ± 0.625  |
| Small Signal              | Gain      | 0.5     | 1       | 2       | 4       | 8        |
| Bandwidth for PGA<br>Gain | Bandwidth | 4.0 MHz | 4.0 MHz | 2.0 MHz | 1.5 MHz | 0.65 MHz |

#### Common Mode Voltage ± 11 V max. (operational)

- Max. Input Overvoltage ±20 V •
- Input Protection
- Input Impedance 100 MΩ/10 pF (Off): 100 MΩ/100pF (On)
- Trigger Mode
- Software, Onboard Programmable Pacer or external

|                                |              | DNLE: ±1 LSB                                            |                                           |      |      |             |     |  |
|--------------------------------|--------------|---------------------------------------------------------|-------------------------------------------|------|------|-------------|-----|--|
|                                | DC           | INLE: ±1 LSB                                            |                                           |      |      |             |     |  |
|                                |              | Zero (Offset) error: Adjustable ±1 LSB                  |                                           |      |      |             |     |  |
|                                |              | Gain                                                    | 0.5                                       | 1    | 2    | 4           | 8   |  |
| Accuracy                       |              | Gain error<br>(%FSR)                                    | 0.15                                      | 0.03 | 0.03 | 0.05        | 0.1 |  |
|                                | AC           | SNR: 82 dB                                              |                                           |      |      |             |     |  |
|                                |              | ENOB: 13.5 bits                                         |                                           |      |      |             |     |  |
|                                |              | THD: -84 dB typical                                     |                                           |      |      |             |     |  |
|                                | Trig         | gger Mode Software, on-board programmable pacer or exte |                                           |      |      | or external |     |  |
| Clocking and<br>Trigger Inputs | A/D          | pacer clock                                             | 250 KHz (max.); 58 μHz (min.)             |      |      |             |     |  |
|                                | External A/D |                                                         | Min. Pulse width: 2 µs (high); 2 µs (low) |      |      |             |     |  |
|                                | trig         | ger clock                                               | Max. frequency: 250 KHz                   |      |      |             |     |  |

## Note:

The sampling rate and throughput depends on the computer hardware architecture and software environment. The rates may vary due to programming language, code efficiency, CPU utilization and other factors.

### **Digital Input /Output**

| Input Channels  |      | 16                           |
|-----------------|------|------------------------------|
| Innut Voltogo   | Low  | 0.4 V max.                   |
| Input voltage   | High | 2.4 V max.                   |
| Input Lood      | Low  | 0.4 V max.@ -0.2 mA          |
| IIIput Loau     | High | 2.7 V max.@ -0.2 μA          |
| Output Channels |      | 16                           |
| Output Voltago  | Low  | 0.4 V max.@ 0.8 mA (sink)    |
|                 | High | 2.4 V min.@ -0.4 mA (source) |

### **Counter/Timer**

| • | Channels      | 3 channels, 2 channels are permanently configured<br>as programmable pacers; 1 channel is free for user<br>application                                   |
|---|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| • | Resolution    | 16-bit                                                                                                                                                   |
| • | Compatibility | TTL level                                                                                                                                                |
| • | Base Clock    | Channel 2: Takes input from output of channel 1<br>Channel 1: 10 MHz<br>Channel 0: Internal 1 MHz or external clock (10 MHz)<br>max Selected by software |
|   |               | 4.8.01                                                                                                                                                   |

#### • Max. Input Frequency 1 MHz

| Ole als leavet | Low  | 0.8 V max.          |
|----------------|------|---------------------|
| Сюск прис      | High | 2.0 V min.          |
| Onto Innut     | Low  | 0.8 V max.          |
| Gale Input     | High | 2.0 V min.          |
| Counter Output | Low  | 0.5 V max. @ +24 mA |
|                | High | 2.4 V min. @ -15 mA |

#### General

- I/O Connector Type
  - Dimensions

| 68-pin SCSI-II female      |
|----------------------------|
| 175 x 100 mm (6.9" x 3.9") |

- **Power Consumption** Typical
  - +5 V @ 1 A, +12 V @ 700 mA Max.
- Operating Temperature 0 ~ 60° C (32 ~ 158° F) (refer to IEC 68-2-1, 2)
  - -20 ~ 85° C (-4 ~ 158° F) **Storage Temperature Operating Humidity** 
    - 5~85% RH non-condensing(refer to IEC 68-1, -2, -3)

+5 V @ 850 mA, +12 V @ 600 mA

- Storage Humidity 5 ~ 95% RH non-condensing (refer to IEC 68-1, -2, -3) CE
- Certifications

# **Analog Output**

- Channels
- Resolution 16-bit Single output
- Operation Mode
- Throughput\* 250 KS/s max. per channel (FSR)

2

| Output Range<br>(Internal | Using<br>Refe               | Internal<br>erence                         | 0 ~ +5 V, 0 ~ +10 V, -5 ~ +5 V, -10 ~ +10 V   |  |
|---------------------------|-----------------------------|--------------------------------------------|-----------------------------------------------|--|
| & External                | Using External<br>Reference |                                            | $0 \sim +x \lor @ +x \lor (-10 \le x \le 10)$ |  |
| Reference)                |                             |                                            | $ -x - +x \lor @ +x \lor (-10 \le x \le 10)$  |  |
|                           |                             | DNLE: ±1 LSE                               | DNLE: ±1 LSB (monotonic)                      |  |
| Accuracy                  | DC                          | INLE: ±1 LSB                               |                                               |  |
| Accuracy                  |                             | Zero (Offset) error: Adjustable ±1 LSB     |                                               |  |
|                           |                             | Gain (Full-scale) error: Adjustable ±1 LSB |                                               |  |
| Dynamic                   | Settling<br>Time            | 5 µs (to 4 LSB of FSB)                     |                                               |  |
| Performance               | Slew<br>Rate                | 20 V/µs                                    |                                               |  |
| Drift                     | 10 ppm/° C                  |                                            |                                               |  |
| Driving Capability        | ±20 mA                      |                                            |                                               |  |
| Output Impedance          | 0.1 Ω max.                  |                                            |                                               |  |

- Drift
- 10 ppm/° C
- Driving Capability ±20 mA
- Output Impedance  $0.1 \Omega$  max.

# **Ordering Information**

| <ul> <li>PCI-1716</li> </ul>  | 250 KS/s, 16-bit, 16-ch High-resolution Multifunction<br>Card, user's manual and driver CD-ROM. (cable not<br>included)                    |
|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| <ul> <li>PCI-1716L</li> </ul> | 250 KS/s, 16-bit, 16-ch High-resolution Multifunction<br>Card w/o analog output, user's manual and driver CD-<br>ROM. (cable not included) |
| <ul> <li>PCLD-8710</li> </ul> | Industrial Wiring Terminal Board with CJC circuit for<br>DIN-rail Mounting. (cable not included)                                           |
| <ul> <li>PCL-10168</li> </ul> | 68-pin SCSI-II cable with male connectors on both ends and special shielding for noise reduction, 1 and 2 m                                |
| <ul> <li>ADAM-3968</li> </ul> | 68-pin SCSI-II Wiring Terminal Board for DIN-rail<br>Mounting                                                                              |

# **Feature Details**

## **PCI-Bus Mastering Data Transfer**

The PCI-1716/1716L supports PCI-Bus mastering DMA for high-speed data transfer and gap-free analog input and analog output. By setting aside a block of memory in the PC, the PCI-1716/1716L performs bus-mastering data transfers without CPU intervention, setting the CPU free to perform other more urgent tasks such as data analysis and graphic manipulation. The function allows users to run all I/O functions simultaneously at full speed without losing data.

### **Auto-calibration Function**

The PCI-1716/1716L provides an auto-calibration function by using a calibration utility. The built-in calibration circuitry of the PCI-1716/1716L corrects gain and offset errors in analog input and analog output channels thereby eliminating the need for external equipment and user adjustments.

## **Board ID**

The PCI-1716/1716L has a built-in DIP switch that helps define each card's ID when multiple PCI-1716/1716L cards have been installed on the same PC chassis. The board ID setting function is very useful when users build their system with multiple PCI-1716/ 1716L cards. With the correct Board ID settings, the user can easily identify and access each card during hardware configuration and software programming.

## **Plug-and-play Function**

The PCI-1716/1716L is a Plug-and-Play device, which fully complies with PCI Specification Rev 2.2. During card installation, there is no need to set jumpers or DIP switches. Instead, all bus-related configurations such as base I/O address and interrupt are automatically done by the Plug-and-Play function.

## Automatic Channel/Gain/SD\*/BU\* Scanning

The PCI-1716/1716L features an automatic channel/gain/SD/BU scanning circuit. This circuit controls multiplexer switching during sampling in a way that is more efficient than software implementation. Onboard SRAM stores different gain. SD and BU values for each channel. This combination lets users perform multi-channel high-speed sampling with different gain, SD and BU values for each channel.

SD: Single-Ended/Differential; BU: Bipolar/Unipolar

### **On-board FIFO Memory**

The PCI-1716/1716L provides 1K sample onboard FIFO (First In First Out) memory buffer for AD. This is an important feature for faster data transfer and more predictable performance under the Windows system.

### **On-board Programmable Timer/Counter**

The PCI-1716/1716L provides a programmable timer counter for generating a pacer trigger for the A/D conversion. The timer/counter chip is 82C54, which includes three 16-bit counter 10 MHz clocks. One counter is used as an event counter for counting events coming from the input channel. The other two are cascaded together to make a 32-bit timer for a pacer trigger time base.

# **Pin Assignment**

|           |    | $\sim$ | 1         |
|-----------|----|--------|-----------|
| AIO       | 68 | 34     | AI1       |
| AI2       | 67 | 33     | A13       |
| Al4       | 66 | 32     | AI5       |
| Al6       | 65 | 31     | AI7       |
| Al8       | 64 | 30     | AI9       |
| Al10      | 63 | 29     | AI11      |
| AJ12      | 62 | 28     | AI13      |
| AI14      | 61 | 27     | AI15      |
| AIGND     | 60 | 26     | AIGND     |
| *AO0 REF  | 59 | 25     | AO1 REF*  |
| *A00_0UT  | 58 | 24     | AO1_OUT*  |
| *AOGND    | 57 | 23     | AOGND*    |
| D10       | 56 | 22     | DI1       |
| DI2       | 55 | 21     | DI3       |
| DI4       | 54 | 20     | DI5       |
| DI6       | 53 | 19     | D17       |
| DI8       | 52 | 18     | D19       |
| DI10      | 51 | 17     | DI11      |
| D[12      | 50 | 16     | DI13      |
| DI14      | 49 | 15     | DI15      |
| DGND      | 48 | 14     | DGND      |
| DO0       | 47 | 13     | DO1       |
| DO2       | 46 | 12     | DO3       |
| DO4       | 45 | 11     | DO5       |
| DO6       | 44 | 10     | DO7       |
| DO8       | 43 | 9      | DO9       |
| DO10      | 42 | 8      | DO11      |
| DO12      | 41 | 7      | DO13      |
| DO14      | 40 | 6      | DO15      |
| DGND      | 39 | 5      | DGND      |
| CNT0_CLK  | 38 | 4      | PACER_OUT |
| CNT0_OUT  | 37 | 3      | TRG_GATE  |
| CNT0_GATE | 36 | 2      | EXT_TRG   |
| +12V      | 35 | 1      | +5V       |
|           |    |        |           |

\*: Pins 23~25 and pins 57~59 are not defined for the PCI-1716L