# X5-RX



### PCI Express XMC Module with Four 200 MSPS 16-bit A/Ds, Virtex5 FPGA, 512MB DRAM/ 4MB SRAM

V1.1

#### **FEATURES**

- Four 200 MSPS 16-bit A/D channels
- +/-1.5V, Dual-Coupled, 50 ohm, SMA inputs
  - AC-coupled 200 MSPS A/D per channel
  - DC-coupled 250 kHz A/D per channel
- 85dB SFDR for 70 MHz IF input
- Xilinx Virtex5, SX95T
- 512MByte DDR2 DRAM
- 4MByte QDR-II SRAM
- 8 RocketIO private links, 2.5 Gbps each
- >1 GB/s, 8-lane PCI Express Host Interface
- XMC Module (75x150 mm)
- PCI Express (VITA 42.3)
- · Ruggedization levels offered up to
  - -40 to +85C operation
    - 0.1 g<sup>2</sup>/Hz random vibration
    - 40 g, 11 ms half-sine shock
- · Conduction cooled operation supported

#### **APPLICATIONS**

- · Wireless Receivers
- RADAR
- Medical Imaging
- IF recording to HDD with Andale Datalogger at 1.2 GB/s sustained rates
- IP development

#### SOFTWARE

- MATLAB/VHDL FrameWork Logic
- Windows/Linux Drivers
- C++ Host Tools

#### **IP CORES**

- Flexible 4 Channelizer DDC with programmable tuning, filters and decimation
- 128 Channel DDC with programmable filters and decimation
- · PSK and FSK demodulation





#### DESCRIPTION

The X5-RX is a high performance digitizing and signal processing module for wireless, RADAR and medical imaging applications. The FPGA computing core supports real-time 200 MHz signal acquisition and processing for channelization, down-conversion and spectral analysis. The module features four simultaneously digitizing channels; each channel is dual coupled, providing low (DC to 125 kHz) and high frequency (1 to 450 MHz) bands. The high speed band samples at 200 MSPS A/Ds with 16-bit resolution.

A Xilinx Virtex5 SX95T with 512MB DDR2 DRAM and 4MB QDR-II memory provide a very high performance DSP core that is tightly integrated with the I/O and PCI Express interface. The close integration of the analog IO, memory and host interface with the FPGA enables real-time signal processing at extremely high rates exceeding 300 GMACs per second.

The X5 XMC modules couple Innovative's powerful Velocia architecture with a high performance, 8-lane PCI Express interface that provides over 1 GB/s sustained transfer rates to the host. Private links to host cards with >1.6 GB/ s capacity using P16 are provided for system integration.

The X5 family logic can be fully customized using VHDL and MATLAB using the FrameWork Logic toolset. The MATLAB BSP supports real-time hardware-in-the-loop development using the graphical, block diagram Simulink environment with Xilinx System Generator.

IP libraries for the FPGA are also available for down-conversion and channelization of up to 128 simultaneous channels, baseband demodulation for PSK, FSK and MSK, and spectral analysis. MATLAB simulation models provided logic integration in to the X5-RX Framework Logic.

Software tools for host development include C++ libraries and drivers for Windows and Linux. Application examples demonstrating the module features and use are provided.

IF Recording with Andale Datalogger supports up to 1.2 GB/s continuous recording to disk.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Innovative Integration products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.



PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of the Innovative Integration standard warranty. Production processing does not necessarily include testing of all parameters.





This electronics assembly can be damaged by ESD. Innovative Integration recommends that all electronic assemblies and components circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

# **ORDERING INFORMATION**

| Product Part Number D             |         | Description                                                                                                                                                                                  |  |  |  |
|-----------------------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| X5- RX (SX95T FPGA)               | 80222-0 | PCI Express XMC module with four channels of 200 MSPS, 16-bit A/Ds, dual-coupled inputs, Virtex5 SX95T FPGA, 4MB SRAM, 512MB DRAM.                                                           |  |  |  |
| X5- RX (LX155T FPGA)              | 80222-1 | PCI Express XMC module with four channels of 200 MSPS, 16-bit A/Ds, dual-coupled inputs, Virtex5 LX155T FPGA, 4MB SRAM, 512MB DRAM.                                                          |  |  |  |
| Logic and IP Cores                |         |                                                                                                                                                                                              |  |  |  |
| X5-RX FrameWork Logic             | 55028   | X5-RX FrameWork Logic board support package for RTL and MATLAB. Includes technical support for one year.                                                                                     |  |  |  |
| Cables                            |         |                                                                                                                                                                                              |  |  |  |
| SMA to BNC cable                  | 67048   | IO cable with SMA (male) to BNC (female), 1 meter                                                                                                                                            |  |  |  |
| Adapters                          |         |                                                                                                                                                                                              |  |  |  |
| XMC-PCIe x1 Adapter               | 80172-0 | PCI Express Carrier card for XMC PCI Express modules, x1 lanes                                                                                                                               |  |  |  |
| XMC- PCIe x8 Adapter              | 80173-0 | PCI Express Carrier card for XMC PCI Express modules, x8 lanes                                                                                                                               |  |  |  |
| XMC-PCI Adapter                   | 80167   | PCI Carrier card for XMC PCI Express modules, 64-bit PCI-X                                                                                                                                   |  |  |  |
| XMC-cPCI Adapter                  | 80207   | 3U Compact PCI Carrier card for XMC PCI Express modules, 64-bit PCI-X                                                                                                                        |  |  |  |
| XMC-Cabled PCIe Adapter           | 90181   | Cabled PCI Express Carrier card for XMC PCI Express modules, single-lane.                                                                                                                    |  |  |  |
| Embedded PC Host                  |         |                                                                                                                                                                                              |  |  |  |
| Embedded PC XMC host              | 90199   | eInstrument embedded PC with Linux or Windows, USB, SATA, Gigabit Ethernet, dual HDD option, two XMC modules for standalone applications. Optional four HDD array for datalogging.           |  |  |  |
| Low Power Embedded PC<br>XMC host | 90201   | eInstrument embedded PC with Intel Atom, Linux or Windows, USB, SATA, Gigabit Ether<br>dual HDD option, two XMC modules for standalone applications. Optional four array HDE<br>datalogging. |  |  |  |



## **Operating Environment Ratings**

X5 modules rated for operating environment temperature, shock and vibration are offered. The modules are qualified for wide temperature, vibration and shock to suit a variety of applications in each of the environmental ratings L0 through L4 and 100% tested for compliance.

| Environment Rating L0<br><er></er> |            | LO                                                                                                              | L1                                 | L2                                                                                        | L3                                                                                                | L4                                                                                                                                 |
|------------------------------------|------------|-----------------------------------------------------------------------------------------------------------------|------------------------------------|-------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|
| Environment Office, contro<br>lab  |            | Office, controlled lab                                                                                          | Outdoor, stationary                | Industrial                                                                                | Vehicles                                                                                          | Military and heavy industry                                                                                                        |
| Application                        | S          | Lab instruments, research                                                                                       | Outdoor monitoring<br>and controls | Industrial<br>applications with<br>moderate vibration                                     | Manned vehicles                                                                                   | Unmanned vehicles,<br>missiles, oil and gas<br>exploration                                                                         |
| Cooling                            |            | Forced Air<br>2 CFM                                                                                             | Forced Air Conduction<br>2 CFM     |                                                                                           | Conduction                                                                                        | Conduction                                                                                                                         |
| Operating T                        | emperature | 0 to +50C                                                                                                       | -40 to +85C                        | -20 to +65C                                                                               | -40 to +70C                                                                                       | -40 to +85C                                                                                                                        |
| Storage Ter                        | nperature  | -20 to +90C                                                                                                     | -40 to +100C                       | -40 to +100C                                                                              | -40 to +100C                                                                                      | -50 to +100C                                                                                                                       |
| Vibration                          | Sine       | -                                                                                                               | -                                  | 2g<br>20-500 Hz                                                                           | 5g<br>20-2000 Hz                                                                                  | 10g<br>20-2000 Hz                                                                                                                  |
|                                    | Random     | -                                                                                                               | -                                  | 0.04 g²/Hz<br>20-2000 Hz                                                                  | 0.1 g <sup>2</sup> /Hz<br>20-2000 Hz                                                              | 0.1 g <sup>2</sup> /Hz<br>20-2000 Hz                                                                                               |
| Shock                              |            | -                                                                                                               | -                                  | 20g, 11 ms                                                                                | 30g, 11 ms                                                                                        | 40g, 11 ms                                                                                                                         |
| Humidity                           |            | 0 to 95%,<br>non-condensing                                                                                     | 0 to 100%                          | 0 to 100%                                                                                 | 0 to 100%                                                                                         | 0 to 100%                                                                                                                          |
| Conformal coating                  |            |                                                                                                                 | Conformal coating                  | Conformal coating,<br>extended<br>temperature range<br>devices                            | Conformal coating,<br>extended<br>temperature range<br>devices,<br>Thermal conduction<br>assembly | Conformal coating,<br>extended<br>temperature range<br>devices,<br>Thermal conduction<br>assembly,<br>Epoxy bonding for<br>devices |
| U                                  |            | ting Functional, Functional,<br>Temperature cycling Vide temperature<br>cycling,<br>Wide temperature<br>testing |                                    | Functional,<br>Temperature<br>cycling,<br>Wide temperature<br>testing<br>Vibration, Shock | emperature<br>rcling,Temperature<br>cycling,Temperature<br>cycling,Wide temperature<br>testing    |                                                                                                                                    |

Contact sales support for pricing and availability.



## X5-RX Block Diagram





#### **Standard Features**

| Analog             |                                                                                                                          |
|--------------------|--------------------------------------------------------------------------------------------------------------------------|
| Inputs             | 4                                                                                                                        |
| Input Range        | +/- 1.5V                                                                                                                 |
| Input Type         | Dual-coupled inputs with 2 bands each<br>DC-coupled : 0 to 200kHz<br>AC-coupled: 1 to 450MHz                             |
| Input<br>Impedance | 50 ohm                                                                                                                   |
| A/D Device         | High speed AC-coupled input :<br>Texas Instruments ADS5485<br>Lower speed DC-coupled input:<br>Linear Technology LTC1865 |
| A/D Resolution     | 16-bit (all devices)                                                                                                     |
| A/D Sample<br>Rate | High Speed: 1 MHz to 200 MHz<br>Low Speed: 250 ksps                                                                      |
| Data Format        | 2's complement, 16-bit integer                                                                                           |
| Connectors         | SMA female                                                                                                               |
| Calibration        | Factory calibrated. Gain and offset errors are digitally corrected in the FPGA. Non-volatile EEPROM coefficient memory.  |

| FPGA                            |                                                                                  |
|---------------------------------|----------------------------------------------------------------------------------|
| Device                          | Xilinx Virtex5<br>XC5VSX95T-1FF1136C<br>XC5VLX155T-1FF1136C                      |
| Speed Grade                     | -1 (commercial)                                                                  |
| Size                            | SX95T :~9M gate equivalent<br>LX155T :~15M gate equivalent                       |
| Flip-Flops                      | SX95T: 69120<br>LX155T : 97280                                                   |
| Multipliers                     | SX95T: 640<br>LX155T: 128                                                        |
| Slices                          | SX95T: 17,280<br>LX155T: 24,320                                                  |
| Block RAMs                      | SX95T: 296 (5328 Kbits)<br>LX155T: 212                                           |
| Rocket IO                       | 16 lanes @ 2.5 Gbps                                                              |
| Configuration                   | SelectMAP from on-board FLASH<br>FLASH holds 2 images<br>JTAG during development |
| FPGA Usage<br>(Framework Logic) | SX95T: LUT=21% FF=29% BR=26%<br>DSP48E=1%                                        |

| Memories           |                                                                                     |
|--------------------|-------------------------------------------------------------------------------------|
| DRAM Size          | 512 MB total<br>4 devices @ 64Mx16 each                                             |
| DRAM Type          | DDR2 DRAM                                                                           |
| DRAM<br>Controller | Controller for DRAM implemented in logic.<br>DRAM is controlled as a single bank.   |
| DRAM Rate          | 3.8 GB/ sustained transfer rate                                                     |
| SRAM Size          | 4 MB total<br>2 devices @ 512Kx32 each                                              |
| SRAM<br>Controller | Two independent SRAM controllers implemented in FPGA logic                          |
| SRAM Type          | QDR-II                                                                              |
| SRAM Rate          | 1.2 GB/s sustained transfer rate for read and write simultaneously (2.4 GB/s total) |



| Host Interface      |                                        |
|---------------------|----------------------------------------|
| Туре                | PCI Express; 8 lanes                   |
| Sustained Data Rate | 1 GB/s                                 |
| Protocol            | PCI Express with Velocia packet system |
| Connector           | XMC P15                                |
| Interface Standard  | PCIe 1.0a; VITA 42.3                   |
| Logic Update        | In-system reconfiguration              |

| Acquisition Monitoring | ;                                                                                                                                      |
|------------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| Alerts                 | Trigger Start, Trigger Stop, Queue<br>Overflow, Channel Over-range,<br>Timestamp Rollover, Temperature<br>Warning, Temperature Failure |
| Alert Timestamping     | 5 ns resolution, 32-bit counter                                                                                                        |

| Clocks and Triggering         |                                                                                                                                                      |  |  |
|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Clock Sources                 | Programmable PLL: TI CDCE72010,<br>output sample clock rates to 1 GHz                                                                                |  |  |
|                               | External: Sine/square 100 MHz to 200<br>MHz, 0.5-3.3Vp-p (-2 to +14.3 dBm)<br>AC-coupled, 50-ohm terminated. 500<br>MHz max if used as PLL reference |  |  |
| Jitter                        | PLL: <200 fs RMS @ 200 MHz                                                                                                                           |  |  |
|                               | External: 30 fs additive, divider = 1, 500<br>MHz                                                                                                    |  |  |
| Triggering                    | External or software; Continuous or N-<br>sample-wide frame                                                                                          |  |  |
| Ext Trigger                   | SMA female input<br>0.25-3.3Vp-p (-8 to +14.3 dBm)<br>AC-coupled, 50-ohm terminated.                                                                 |  |  |
| Decimation                    | 1:1 to 1:4095 in FPGA                                                                                                                                |  |  |
| Channel Clocking              | All channels are synchronous                                                                                                                         |  |  |
| Multi-card<br>Synchronization | External triggering input is used to<br>synchronize sample clocks or an external<br>clock and trigger may be used.                                   |  |  |

| P16 Digital IO      |                                                           |
|---------------------|-----------------------------------------------------------|
| Rocket IO Channels  | 8                                                         |
| Rocket IO data rate | 2.5 Gbps/lane (2 Gbps effective rate when 8b/10b encoded) |
| DIO Bits, total     | 16                                                        |
| Signal Standard     | LVTTL (3.3V)                                              |
| Drive               | +/-12 mA (programmable in logic)                          |
| Connector           | XMC P16                                                   |

| Power Management    |                                                  |
|---------------------|--------------------------------------------------|
| Temperature Monitor | May be read by the host software                 |
| Alarms              | Software programmable warning and failure levels |
| Over-temp Monitor   | Disables power supplies                          |
| Power Control       | Channel enables and power up enables             |
| Heat Sinking        | Conduction cooling supported<br>(VITA20 subset)  |

| Physicals           |                                          |
|---------------------|------------------------------------------|
| Form Factor         | Single width IEEE 1386 Mezzanine<br>Card |
| Size                | 75 x 150 mm                              |
| Weight              | 130g                                     |
| Hazardous Materials | Lead-free and RoHS compliant             |



# **ABSOLUTE MAXIMUM RATINGS**

Exposure to conditions exceeding these ratings may cause damage!

| Parameter                                 | Min  | Max   | Units  | Conditions                                                   |
|-------------------------------------------|------|-------|--------|--------------------------------------------------------------|
| Supply Voltage, 3.3V to GND               | +3.0 | +3.6  | V      |                                                              |
| Supply Voltage, VPWR to GND               | +4.5 | +12.5 | V      |                                                              |
| Analog Input Voltage, Vin+ or Vin- to GND | -5.7 | +5.7  | V      |                                                              |
| Operating Temperature                     | 0    | 70    | С      | Non-condensing, forced air cooling required                  |
| Storage Temperature                       | -65  | +150  | С      |                                                              |
| ESD Rating                                | -    | 1k    | V      | Human Body Model                                             |
| Vibration                                 | -    | 5     | g      | 9-200 Hz, Class 3.3 per ETSI EN 300 019-1-3 V2.1.2 (2003-04) |
| Shock                                     | -    | 40    | g peak |                                                              |
| RECOMMENDED OPERATING CONDITIONS          |      |       |        |                                                              |
|                                           |      |       |        |                                                              |

| Parameter             | Min   | Тур  | Max   | Units |
|-----------------------|-------|------|-------|-------|
| Supply Voltage        | +3.15 | +3.3 | +3.45 | V     |
| Supply Voltage        | +11   | +12  | +13   | V     |
| Operating Temperature | 0     |      | 60    | С     |
| Forced Air Cooling    | 2**   | 5    | -     | CFM   |

### **ELECTRICAL CHARACTERISTICS**

Over recommended operating free-air temperature range at 0°C to +60°C, unless otherwise noted.

| Parameter              | Тур    | Units   | Notes                                                           |
|------------------------|--------|---------|-----------------------------------------------------------------|
| Analog Input Bandwidth | 450    | MHz     | -3dB                                                            |
| SFDR                   | 84.9   | dB      | Fin = 70 MHz, 1.3Vp-p sine input; Fs = 200 MSPS, 64K FFT        |
| S/N                    | 72.6   | dB      | Fin = 70 MHz, 1.3Vp-p sine input; Fs = 200 MSPS, 64K FFT        |
| THD                    | 77.6   | %       | Fin = 70 MHz, 1.3Vp-p sine input; Fs = 200 MSPS, 64K FFT        |
| Channel Crosstalk      | -95    | dB      | Worst case, Fin = 70.1 MHz, 2V p-p input                        |
| Noise Floor            | -117   | dB      | Input Grounded, Fs = 200 MSPS, 64K sample FFT, non-<br>averaged |
| Power Consumption      | 28     | W       | Framework Logic installed, 200 MSPS operation                   |
| Gain Error             | < 0.02 | % of FS | Calibrated                                                      |
| Offset Error           | <500   | μV      | Calibrated                                                      |







#### **Architecture and Features**

The X5-RX module architecture integrates analog IO with an FPGA computing core, memories and PCI Express host interface. This architecture tightly couples the FPGA to the analog and enables the module to perform real-time signal processing with low latency and extremely high rates making it ideal as a front-end for demanding applications in wireless, RADAR and medical imaging applications.

#### **Analog IO**

The analog front end of the X5-RX module has four simultaneously sampling channels of 16-bit, A/D. Each channel is dual-coupled, providing both low frequency spectrum from DC to 125 kHz, and high speed spectrum from 1 to 450 MHz by utilizing a 200 MSPS, AC-coupled A/D in parallel with a DC-coupled 250 ksps A/D for each channel. The A/Ds are directly connected to the FPGA for minimum data latency. In the standard logic, the A/Ds have an interface component that receives the data, provides digital error correction, and a FIFO memory for buffering. The digital error correction is used to compensate for gain and offset errors. A non-volatile ROM on the card is used to store the calibration coefficients for the analog and is programmed during factory test.



The A/D channels operate synchronously for simultaneously sampling systems using the external clock input. Controls for triggering allow precise control over the collection of data and are integrated into the FPGA logic. Trigger modes include frames of programmable size, external and software. Multiple cards can sample simultaneously by using external trigger inputs. The trigger component in the logic can be customized in the logic to accommodate a variety of triggering requirements.

#### FPGA Core

The X5 Module family has a Virtex5 FPGA and memory at its core for DSP and control. The Virtex5 FPGA is capable of >300x10<sup>9</sup> MACs (SX95T operating at 500 MHz internally), about 20x faster than competing DSPs. In addition to the raw processing power, the FPGA fabric integrates logic, memory and connectivity features that make the FPGA capable of applying this processing power to virtually any algorithm and sustaining performance in real-time. The FPGA has direct access to 512MB of DDR2 DRAM capable of 3.8 GB/s data transfer rate and two independent banks of 2 MB QDR SRAM, each capable of 1.2GB/s transfer rate in each direction. These memories provide the FPGA working space for computations typically required by DSP functions like FFTs, and bulk data storage needed for system data buffering and algorithms like Doppler delay. A DRAM buffer control component in the FPGA implements a large virtual FIFO buffer in the DRAM that is used for system data buffering and algorithm support.

The X5 module family uses the Virtex5 FPGA as a system-on-chip to integrate all the features for highest performance. As such, all IO, memory and host interfaces connect directly to the FPGA – providing direct connection to the data and control for maximum flexibility and performance. Firmware for the FPGA completely defines the dataflow, signal processing, controls and host interfaces, allowing complete customization of the X5 module functionality.

#### **PCI Express Host Interface**

The X5 architecture delivers over 1.2 GB/s sustained data rates over PCI Express using the Velocia packet system. The



Velocia packet system is an application interface layer on top of the fundamental PCI Express interface that provides an efficient and flexible host interface supporting high data rates with minimal host support. Using the Velocia packet system, data is transferred to the host as variable sized packets using the PCIe controller interface. The packet data system controls the flow of packets to the host, or other recipient, using a credit system managed in cooperation with the host software. The packets may be transmitted continuously for streams of data from the A/Ds, or as occasional packets for status, controls and analysis results. For all types of applications, the data buffering and flow control system delivers high throughput with low latency and complete flexibility for data types and packet sizes to match the application requirements. Firmware components for assembling and dissembling packets are provided in the FrameWork Logic that allow applications to rapidly integrate data streams and controls into the packet system with minimum effort.

The PCI Express interface is implemented in the Virtex5 FPGA using 8 Rocket IO ports, for a maximum bit rate of over 20 Gbps, full duplex. Data encoding and protocol limit practical in-system data rates to about 200 MB/s per lane. Since PCI Express is not a share bus, but rather a point-to-point channel, system architectures can achieve high sustained data rates between devices – resulting in higher system-level performance and lower overall cost.

#### Private Data Links

The X5 module family has private data links on the P16 connector that can be used for system integration. The P16 connector has 8 Rocket IO links, each capable of 2.5 Gbps, and 16 sideband signals. The 8 RIO lanes can be used to provide low-latency, high rate data to the system in addition to the PCI Express interface. Maximum data rates, with deterministic performance can be implemented in performance-driven systems using little or no protocol. For more complex systems, protocols such as Aurora can be used.

#### **Module Management**

The data acquisition process can be monitored using the X5 alert mechanism. The alerts provide information on the timing of important events such as triggering, overranges and thermal overload. Packets containing data about the alert including an absolute system timestamp of the alert, and other information such as current temperature. This provides a precise overview of the card data acquisition process by recording the occurrence of these real-time events making the X5 cards easier to integrate into larger systems.

#### **FPGA Configuration**

The X5 modules have a 128Mb FLASH that holds the FPGA application image. The FLASH can be reprogrammed insystem using a software applet for field upgrades. A second logic image for backup is provided and is enabled by a hardware jumper.

During development, the JTAG interface to the FPGA is used for development tools such as ChipScope and MATLAB. The FPGA JTAG connector is compatible with Xilinx cables such as Platform USB Cable.

#### **Software Tools**

Software development tools for the X5 modules provide comprehensive support including device drivers, data buffering, card controls, and utilities that allow developers to be productive from the start. At the most fundamental level, the software tools deliver data buffers to your application without the burden of low-level real-time control of the cards. Software classes provide C++ developers a powerful, high-level interface to the card that makes real-time, high speed data acquisition easier to integrate into applications.

Software for data logging and analysis are provided with every X5 module. Data can be logged to system memory at full rate or to disk drives at rates supported by the drive and controller. Triggering and sample rate controls allow you to use the X5 performance in your applications without ever writing code. Innovative software applets include *Binview* which provides data viewing, analysis and import to MATLAB for large data files.

Support for MS Visual C++ is provided. Supported OS include Windows and Linux. For more information, the software



tools User Guide and on-line help may be downloaded.

#### **Logic Tools**

High speed DSP, analysis, customized triggering and other unique features may be added to the X5 modules by modifying the logic. The FrameWork Logic tools provide support for RTL and MATLAB developments. The standard logic provides a hardware interface layer that allows designers to concentrate on the application-specific portions of the design. Designer can build upon the Innovative components for packet handling, hardware interfaces and system functions, the Xilinx IP core library, and third party IP. RTL source for the FrameWork Logic is provided for customization. Each design is provided as a Xilinx ISE project, with a ModelSim testbench illustrating logic functionality.



Using MATLAB Simulink for X5 Logic Design

The MATLAB Board Support Package (BSP) allows logic development using Simulink and Xilinx System Generator. These tools provide a graphical design environment that integrates the logic into MATLAB Simulink for complete hardware-in-the-loop testing and development. This is an extremely power design methodology since MATLAB can be used to generate, analyze and display the signals in the logic real-time in the system. Once the development is complete, the logic can be embedded in the FrameWork logic using the RTL tools under Xilinx ISE.

The FrameWork Logic User sales brochure and User Guide more fully detail the development tools.

#### **IP for X5 Modules**

Innovative provides a range of down-conversion channelizer logic cores for wideband and narrowband receiver applications for the X5 family. When fitted with these cores, the X5 modules provide powerful receiver functionality integrated for IF processing.

The DDC channelizers are offered in channel densities from 4 to 128. The four channel DDC offers complete flexibility and independence in the channels, while the 128 channel core offers higher density for uniform channel width applications. The DDC cores are highly configurable and include programmable channel filters, decimation rates, tuning and gain controls. An integrated power meter allows the DDC to measure any channel power for AGC controls.

Each IP core is provided with a MATLAB simulation model that shows bit-true, cycle-true functionality. Signal processing designers can then use this model for channel design and performance studies. Filter coefficients and other parameters from the MATLAB simulation can be directly loaded to the hardware for verification.

| Part<br>Number | IP Core       | Channels | Tuning  | Decimation   | Max<br>Bandwidth | Channel Filter                                           |
|----------------|---------------|----------|---------|--------------|------------------|----------------------------------------------------------|
| 58014          | IP-MDDC4      | 4        | Fs/2^32 | 16 to 32768  | Fs/16            | Programmable 100 tap filter                              |
| 58015          | IP-MDDC128    | 128      | Fs/2^32 | 512 to 16384 | Fs/512           | Programmable 100 tap filter                              |
| 58016          | IP-MDDC-2GSPS | 4        | Fs/2^32 | 128 to 32768 | Fs/128           | Front-end 48 tap bandpass,<br>Programmable 80 tap filter |



Additional IP cores are offered for IF processing and baseband demodulation.

| Part Number | IP Core          | Features                                                                                                   |  |
|-------------|------------------|------------------------------------------------------------------------------------------------------------|--|
| 58001       | PSK Demodulation | N=2,4,8,PI/4. Integrated carrier tracking and bit decision.                                                |  |
| 58002       | FSK Demodulation | Programmable discrimination filters, bit decision logic.                                                   |  |
| 58003       | TinyDDS          | Tiny DDS, 1/3 to 1/2 size of Xilinx DDS with equal SFDR, clock rates to 400 MHz with flow control          |  |
| 58011       | XLFFT            | IP core for 64K to 1M FFTs with windowing functions.                                                       |  |
| 58012       | Windowing        | IP core for Hann, Blackman and uniform data windowing functions.                                           |  |
| 58013       | CORDIC           | IP core for sine/cosine generation using CORDIC method, resulting in 1/3 logic size of standard DDS cores. |  |

# Applications Information

# Cables

The X5-RX module uses coaxial cable assemblies for the analog I/O. The mating cables are SMA male termination with 50 ohm characteristic impedance.

#### **XMC Adapter Cards**

XMC modules can be used in standard desktop system or compact PCI/PXI using a XMC adapter card. An auxiliary power connector to the PCI Express adapters provides additional power capability for XMC modules when the slot is unable to provide sufficient power. The adapter cards allow the XMC modules to be used in any PCIe or PCI system.

The X5 module family uses the auxiliary P16 connector as a private host interface. Eight Rocket IO lanes with 16 LVTTL signals provide support for data transfer rates up to 1.6 GB/s sustained, as well as sideband signals for control and status. Protocols such as Serial Rapid IO and Aurora may be implemented for host communications or custom protocols.

Note that the high speed Rocket IO lanes require a host card electrically capable of supporting the high speed signal pairs. Only the eight lane adapter, P/N 80195 is suitable for high speed P16 applications.

| PCIe-XMC Adapter (80172)<br>x1 PCIe to XMC<br>Clock and trigger inputs | PCIe-XMC Adapter x8 lane<br>(80173)<br>x8 PCIe to XMC<br>x8 RIO ports supported on P16 | PCI-XMC Adapter (80167)<br>64-bit, 133 MHz PCI-X host<br>x4 PCIe to XMC | Compact PCI-XMC Adapter<br>(80207)<br>64-bit, 133 MHz PCI-X host<br>x4 PCIe to XMC<br>PXI triggers and clock support |
|------------------------------------------------------------------------|----------------------------------------------------------------------------------------|-------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|
|                                                                        |                                                                                        |                                                                         |                                                                                                                      |

Applications that need remote or portable IO can use either the eInstrument PC or eInstrument Node with X3 modules. The



eInstrument PC hosts two XMC modules and provides an embedded Windows or Linux PC in a compact form-factor. The eInstrument Node hosts a single XMC module in a compact chassis that communicates with the host computer over cabled PCI Express.

# **X5-RX**

# eInstrument PC with Dual PCI Express XMC Modules (90199 or 90201)

Windows/Linux embedded PC Low Power Intel Atom or high performance Penryn CPUs 8x USB, GbE, cable PCIe, VGA High speed x8 interconnect between modules GPS disciplined, programmable sample clocks and triggers to XMCs 100 MB/s, 400 GB datalogger 12V operation



#### eInstrument DAQ Node – Remote IO using cabled PCI Express (90181) PCI Express system expansion Up to 7 meter cable electrically isolated from host computer software transparent





#### **IMPORTANT NOTICES**

Innovative Integration Incorporated reserves the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to Innovative Integration's terms and conditions of sale supplied at the time of order acknowledgment.

Innovative Integration warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with Innovative Integration's standard warranty. Testing and other quality control techniques are used to the extent Innovative Integration deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

Innovative Integration assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using Innovative Integration products. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

Innovative Integration does not warrant or represent that any license, either express or implied, is granted under any Innovative Integration patent right, copyright, mask work right, or other Innovative Integration intellectual property right relating to any combination, machine, or process in which Innovative Integration products or services are used. Information published by Innovative Integration regarding third-party products or services does not constitute a license from Innovative Integration to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from Innovative Integration under the patents or other intellectual property of Innovative Integration.

Reproduction of information in Innovative Integration data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice.

Innovative Integration is not responsible or liable for such altered documentation. Resale of Innovative Integration products or services with statements different from or beyond the parameters stated by Innovative Integration for that product or service voids all express and any implied warranties for the associated Innovative Integration product or service and is an unfair and deceptive business practice. Innovative Integration is not responsible or liable for any such statements.

For further information on Innovative Integration products and support see our web site:

www.innovative-dsp.com

Mailing Address: Innovative Integration, Inc.

2390A Ward Avenue, Simi Valley, California 93065

Copyright ©2007, Innovative Integration, Incorporated