

V 1.1 5/6/11

PMC/XMC Module with Two 400/500 MSPS A/Ds, Two 500MSPS DACs, Virtex6 FPGA, 4 GB Memory and PCI/PCIe

#### **FEATURES**

- Two 400 MSPS, 14-bit A/D channels (500MSPS, 12-bit option)
- Two 500 MSPS, 16-bit D/A channels
- Xilinx Virtex6 SX315T/SX475T or LX240T
- 4 Banks of 1GB DRAM (4 GB total)
- Ultra-low jitter programmable clock
- Gen2 x8 PCI Express providing 2 GB/s sustained transfer rates (see ordering info)
- PCI 32-bit, 66 MHz with P4 to Host card
- PMC/XMC Module (75x150 mm)
- 18-25W typical
- · Conduction Cooling per VITA 20 subset
- Environmental ratings for -40 to 85C 9g RMS sine, 0.1g2/Hz random vibration
- Adapters for VPX, Compact PCI, desktop PCI and cabled PCI Express systems

### **APPLICATIONS**

- · Wireless Receiver and Transmitter
- LTE, WiMAX Physical Layer
- RADAR
- Medical Imaging
- · High Speed Data Recording and Playback
- IP development

#### SOFTWARE

- MATLAB/VHDL FrameWork Logic
- Windows/Linux/VxWorks Drivers
- C++ Host Tools







#### DESCRIPTION

The X6-400M integrates high speed digitizing and signal generation with signal processing on a PMC/XMC IO module with a powerful Xilinx Virtex 6 FPGA signal processing core, and high performance PCI Express/PCI host interface.

The X6-400M features two 14-bit 400MSPS or 12-bit 500 MSPS A/Ds, either AC or DC-coupled, plus two 500MSPS update rate DACs. The DAC can be used a single 1 GHz output channel. Analog IO is either AC or DC coupled. Receiver IF frequencies of up to 250 MHz are supported. The sample clock is from either a low-jitter PLL or external input. Multiple cards can be synchronized for sampling.

A Xilinx Virtex6 LX240T (LX315T and SX475T options) with 4 banks of 1GB DRAM provides a very high performance DSP core with over 2000 MACs (SX315T). The close integration of the analog IO, memory and host interface with the FPGA enables real-time signal processing at extremely high rates.

The X6-400M power consumption is 19W for typical operation. The module may be conduction cooled using VITA20 standard and a heat spreading plate. Ruggedization levels for wide-temperature operation from -40 to +85C operation and 0.1 g<sup>2</sup>/Hz vibration. Conformal coating is available.

The FPGA logic can be fully customized using VHDL and MATLAB using the Frame Work Logic tool set. The MATLAB BSP supports real-time hardwarein-the-loop development using the graphical block diagram Simulink environment with Xilinx System Generator. IP cores for many wireless and DSP functions such as DDC, PSK/FSK demod, OFDM receiver, correlators and large FFT are available.

Software tools for host development include C++ libraries and drivers for Windows, Linux and VxWorks. Application examples demonstrating the module features are provided.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Innovative Integration products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.



PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of the Innovative Integration standard warranty. Production processing does not necessarily include testing of all parameters.

©2010 Innovative Integration • phone 805.578.4260 • fax 805.578.4225 • www.innovative-dsp.com



This electronics assembly can be damaged by ESD. Innovative Integration recommends that all electronic assemblies and components circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

| Product                                                         | Part No.              | Description                                                                                                                                              |  |  |
|-----------------------------------------------------------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| X6-400M                                                         | 80270-0-<br><er></er> | PMC/XMC module with two 400 MSPS 14-bit A/Ds, two 500 MSPS DACs, Virtex6 LX240T FP 4GB DRAM, DC-coupled analog IO                                        |  |  |
| X6-400M                                                         | 80270-1-<br><er></er> | PMC/XMC module with two 400 MSPS 14-bit A/Ds, two 500 MSPS DACs, Virtex6 SX315T FPG/<br>4GB DRAM, DC-coupled analog IO                                   |  |  |
| X6-400M                                                         | 80270-2-<br><er></er> | PMC/XMC module with two 500 MSPS 12-bit A/Ds, two 500 MSPS DACs, Virtex6 LX240T FPGA, 4GB DRAM, DC-coupled analog IO                                     |  |  |
| X6-400M                                                         | 80270-3-<br><er></er> | PMC/XMC module with two 500 MSPS 12-bit A/Ds, two 500 MSPS DACs, Virtex6 LX240T Speed 2 FPGA, 4GB DRAM, DC-coupled analog IO. Supports Gen2 PCI Express. |  |  |
| X6-400M                                                         | 80270-4-<br><er></er> | PMC/XMC module with two 500 MSPS 12-bit A/Ds, two 500 MSPS DACs, Virtex6 LX240T Speed 2 FPGA, 4GB DRAM, AC-coupled analog IO Supports Gen2 PCI Express.  |  |  |
| Logic Development Packag                                        | e                     |                                                                                                                                                          |  |  |
| X6-400M FrameWork<br>Logic                                      | 55034                 | X6-400M FrameWork Logic board support package for RTL and MATLAB. One year technical support                                                             |  |  |
| Cables                                                          |                       |                                                                                                                                                          |  |  |
| SMA to BNC cable                                                | 67048                 | IO cable with SMA (male) to BNC (female), 1 meter                                                                                                        |  |  |
| Adapters                                                        |                       |                                                                                                                                                          |  |  |
| XMC-PCIe Adapter                                                | 80259                 | PCI Express carrier card for XMC PCI Express modules, x8 lanes. Preferred for X6 modules.                                                                |  |  |
| XMC-PCIe Adapter                                                | 80172-0               | PCI Express carrier card for XMC PCI Express modules, x1 lanes                                                                                           |  |  |
| XMC-PCI Adapter                                                 | 80167-0               | PCI carrier card for XMC PCI Express modules, 64-bit PCI                                                                                                 |  |  |
| XMC-compact PCI/PXI<br>Adapter                                  | 80207                 | 3U compact PCI carrier card for XMC PCI Express modules, 64-bit PCI. Support for PXI clock and trigger features (logic dependent).                       |  |  |
| Remote Enclosure                                                | 90181                 | Cabled PCI Express Carrier card for XMC PCI Express modules, single-lane.                                                                                |  |  |
| VPX Adapter                                                     | 80262                 | 3U VPX adapter for X6. Air-cooled or conduction-cooled versions. REDI covers available.                                                                  |  |  |
| Embedded Computer Host                                          | 8                     |                                                                                                                                                          |  |  |
| <i>eInstrumentPC</i> embedded PC XMC host                       | 90200                 | Embedded PC with support for two XMC modules; Intel i5 or i7 CPU; Windows, Linux or VxWorks                                                              |  |  |
| <i>eInstrumentPC-Atom</i> low-<br>power embedded PC XMC<br>host | 90201                 | Embedded PC with support for two XMC modules; Intel Atom or i7 CPU; Windows, Linux or VxWorks                                                            |  |  |
| VPXI-ePC: 3U VPX PC with 4 expansion slots                      | 90271                 | 3U VPX embedded PC with 4 expansion slots, integrated timing and data plane; Intel i7 CPU;<br>Windows, Linux or VxWorks                                  |  |  |

### ORDERING INFORMATION



### X6-400M Block Diagram



### **Operating Environment Ratings**

X6 modules rated for operating environment temperature, shock and vibration are offered. The modules are qualified for wide temperature, vibration and shock to suit a variety of applications in each of the environmental ratings L0 through L4 and 100% tested for compliance.

| Environment Rating L0<br><er></er>     |            | L1                                 | L2                                                                    | L3                                                                                        | L4                                                                                                |                                                                                                                                    |
|----------------------------------------|------------|------------------------------------|-----------------------------------------------------------------------|-------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|
| Environment Office, controlled lab     |            | Outdoor, stationary                | Industrial                                                            | Vehicles                                                                                  | Military and heavy industry                                                                       |                                                                                                                                    |
| Applications Lab instruments, research |            | Lab instruments, research          | Outdoor monitoring<br>and controls                                    | Industrial<br>applications with<br>moderate vibration                                     | Manned vehicles                                                                                   | Unmanned vehicles,<br>missiles, oil and gas<br>exploration                                                                         |
| Cooling Forced Air<br>2 CFM            |            | Forced Air<br>2 CFM                | Conduction                                                            | Conduction                                                                                | Conduction                                                                                        |                                                                                                                                    |
| Operating T                            | emperature | 0 to +50C                          | -40 to +85C                                                           | -20 to +65C                                                                               | -40 to +70C                                                                                       | -40 to +85C                                                                                                                        |
| Storage Ter                            | nperature  | -20 to +90C                        | -40 to +100C                                                          | -40 to +100C                                                                              | -40 to +100C                                                                                      | -50 to +100C                                                                                                                       |
| Vibration                              | Sine       | -                                  | -                                                                     | 2g<br>20-500 Hz                                                                           | 5g<br>20-2000 Hz                                                                                  | 10g<br>20-2000 Hz                                                                                                                  |
|                                        | Random     | -                                  | -                                                                     | 0.04 g <sup>2</sup> /Hz<br>20-2000 Hz                                                     | 0.1 g <sup>2</sup> /Hz<br>20-2000 Hz                                                              | 0.1 g <sup>2</sup> /Hz<br>20-2000 Hz                                                                                               |
| Shock                                  |            | -                                  | -                                                                     | 20g, 11 ms                                                                                | 30g, 11 ms                                                                                        | 40g, 11 ms                                                                                                                         |
| Humidity                               |            | 0 to 95%,<br>non-condensing        | 0 to 100%                                                             | 0 to 100%                                                                                 | 0 to 100%                                                                                         | 0 to 100%                                                                                                                          |
| Conformal                              | coating    |                                    | Conformal coating                                                     | Conformal coating,<br>extended<br>temperature range<br>devices                            | Conformal coating,<br>extended<br>temperature range<br>devices,<br>Thermal conduction<br>assembly | Conformal coating,<br>extended<br>temperature range<br>devices,<br>Thermal conduction<br>assembly,<br>Epoxy bonding for<br>devices |
| Testing Functional,<br>Temperature cyc |            | Functional,<br>Temperature cycling | Functional,<br>Temperature<br>cycling,<br>Wide temperature<br>testing | Functional,<br>Temperature<br>cycling,<br>Wide temperature<br>testing<br>Vibration, Shock | Functional,<br>Temperature<br>cycling,<br>Wide temperature<br>testing<br>Vibration, Shock         | Functional,<br>Testing per MIL-<br>STD-810G for<br>vibration, shock,<br>temperature,<br>humidity                                   |

Minimum lot sizes and NRE charges may apply. Contact sales support for pricing and availability.

### **Standard Features**

| Analog Input       |                                                                                            |
|--------------------|--------------------------------------------------------------------------------------------|
| Inputs             | 2                                                                                          |
| Input Range        | +/-1V (DC-coupled)<br>+/-1.1V (AC-coupled)                                                 |
| Input Type         | Single ended, AC or DC coupled                                                             |
| Input<br>Impedance | 50 ohm                                                                                     |
| A/D Device         | Texas Instruments ADS5474 (400MSPS, 14-bit)<br>Texas Instruments ADS5463 (500MSPS, 12-bit) |
| A/D Resolution     | 14-bit or 12-bit                                                                           |
| A/D Sample<br>Rate | 20 MHz to 400 MHz (400MSPS version)<br>20 MHz to 500 MHz (500MSPS version)                 |
| Input<br>Bandwidth | 1000 MHz (-3dB) (AC-Coupled)<br>250 MHz (-3dB) (DC-Coupled)                                |

| Analog Output       |                                                                     |
|---------------------|---------------------------------------------------------------------|
| Outputs             | 2                                                                   |
| Output Range        | +/-0.5V (DC-coupled)<br>+/-450mV (AC-Coupled)                       |
| Output Type         | Single ended, AC or DC coupled                                      |
| Output<br>Impedance | 50 ohm                                                              |
| DAC Device          | Texas Instruments DAC5682Z                                          |
| DAC<br>Resolution   | 16-bit                                                              |
| DAC Update<br>Rate  | 1000 MHz max, single channel mode<br>500 MHz max, dual channel mode |
| Interpolation       | None, 2x, 4x                                                        |
| Output<br>Bandwidth | 350 MHz (-3dB) (AC-Coupled)<br>220 MHz (-3dB) (DC-Coupled)          |

| FPGA          |                                           |  |
|---------------|-------------------------------------------|--|
| Device        | Xilinx Virtex6                            |  |
| Speed Grade   | -1 (-2 required for x8 Gen2 PCIe)         |  |
| Size          | SX315T : ~31M gate equivalent             |  |
| Flip-Flops    | SX315T: 393K                              |  |
| Multipliers   | SX315T: 1344                              |  |
| Slice         | SX315T: 49,200                            |  |
| Block RAMs    | SX315T: 1408 (25344 Kbits)                |  |
| Rocket IO     | 16 lanes @ 5 Gbps (-1 speed)              |  |
| Configuration | JTAG or FLASH<br>In-system reprogrammable |  |

| Memories           |                                                                                |
|--------------------|--------------------------------------------------------------------------------|
| DRAM Size          | 4 GB; 4 banks of 1GB each                                                      |
| DRAM Type          | LPDDR2 DRAM                                                                    |
| DRAM<br>Controller | Controller for DRAM implemented in logic. DRAM is controlled as a single bank. |
| DRAM Rate          | Up to 5.2 GB/s sustained transfer rate per bank (333 MHz clock)                |

| Host Interface                |                                                                                               |
|-------------------------------|-----------------------------------------------------------------------------------------------|
| PCI                           | 32-bit, 33/66 MHz (auto detected)<br>PCI 1.0a                                                 |
| PCI Sustained Data<br>Rate    | >200 MB/s @32/66<br>>80 MB/s @32/33                                                           |
| PCI Express                   | x8 Lanes, VITA 42.3<br>PCI Express Gen 2 (x4 for -1 speed<br>FPGA)<br>PCI Express Gen 1 (x8 ) |
| PCI Express Sustained<br>Rate | 2 GB/s                                                                                        |

| <b>Clocks and Triggering</b>  |                                                                                                                       |
|-------------------------------|-----------------------------------------------------------------------------------------------------------------------|
| Clock Sources                 | PLL or External                                                                                                       |
|                               | 0.3125 to 1000 MHz onboard PLL,<br>external input is 0.1 Vp-p to 3.3 Vp-<br>p, AC-coupled, 50 ohm                     |
| PLL Reference                 | External or 10MHz on-card<br>10MHz ref is +/-250ppb -40to 85C                                                         |
| PLL Resolution                | 100 kHz Tuning Resolution                                                                                             |
| Phase Noise                   | -130 dBc @ 100 kHz                                                                                                    |
| Triggering                    | External, software, acquire N frame                                                                                   |
| Ext Clock/Trigger             | SMA female, 0.1 to 3.3Vp-p<br>(CLK performance improves at higher voltages)<br>AC-coupled, 50-ohm terminated.         |
| Decimation                    | 1:1 to 1:4095 in FPGA                                                                                                 |
| Channel Clocking              | All channels are synchronous                                                                                          |
| Multi-card<br>Synchronization | External triggering input is used to<br>synchronize sample clocks or an<br>external clock and trigger may be<br>used. |

| Monitoring |                                                                                                                                        |
|------------|----------------------------------------------------------------------------------------------------------------------------------------|
| Alerts     | Trigger Start, Trigger Stop, Queue<br>Overflow, Channel Over-range,<br>Timestamp Rollover, Temperature<br>Warning, Temperature Failure |

| Application IO (J4/J16) | )                                                       |
|-------------------------|---------------------------------------------------------|
| Rocket IO Channels      | 8 (J16)                                                 |
| Rocket IO data rate     | 5 Gbps/lane (4 Gbps effective rate when 8b/10b encoded) |
| DIO Bits, total         | 32 (J16/J4)                                             |
| Signal Standard         | LVTTL (2.5V) – NOT 3.3<br>compatible                    |
| Drive                   | +/-12 mA                                                |
| Connectors              | PMC J4/ XMC J16                                         |

| Power               |                                                                                                                                                        |  |
|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Consumption         | 19W (VPWR = 5V, 2 DDR banks<br>and no Aurora ports instantiated, 4<br>lane PCIe)<br>26W (VPWR = 12V, 4 DDR<br>banks, all Aurora ports, 4 lane<br>PCIe) |  |
| Temperature Monitor | Software with programmable alarms                                                                                                                      |  |
| Over-temp Monitor   | Disables power supplies                                                                                                                                |  |
| Power Control       | Channel enables and power up enables                                                                                                                   |  |
| Heat Sinking        | Conduction cooling supported<br>(VITA20 subset)                                                                                                        |  |
| Physicals           |                                                                                                                                                        |  |
| Form Factor         | Single width IEEE 1386<br>Mezzanine Card                                                                                                               |  |
| Size                | 75 x 150 mm                                                                                                                                            |  |
| Weight              | 130g                                                                                                                                                   |  |
| Hazardous Materials | Lead-free and RoHS compliant                                                                                                                           |  |

| Parameter                          | Тур      |          | Units | Notes                                                                                        |
|------------------------------------|----------|----------|-------|----------------------------------------------------------------------------------------------|
| A/D Channels                       | Typ      |          | emb   |                                                                                              |
|                                    | 250      | мп       | [a    | 2dB DC counted inputs                                                                        |
| Analog Input Bandwidth             | 250 MHz  |          |       | -3dB, DC coupled inputs                                                                      |
|                                    | 1000     | MH<br>JD | lZ    | -3dB, AC coupled inputs                                                                      |
| Analog Input Passband Flatness     | 0.5 dB   |          |       | 0 to 100 MHz, DC Coupled                                                                     |
|                                    | 0.3      | dB       |       | 0 to 200 MHz, AC Coupled                                                                     |
| Broadband SFDR                     | 69       | dB       |       | Fin = 70.1 MHz, 95% FS, sine sampled at 400 MSPS;<br>Broadband DC to 200 MHz, DC Coupled     |
|                                    | 79       | dB       |       | Fin = 70.1 MHz, 95% FS, sine sampled at 400 MSPS;<br>Broadband DC to 200 MHz, AC Coupled     |
| SFDR, 70 MHz carrier +/-5 MHz band | 90       | dB       |       | Fin = 70.1 MHz, 95% FS, sine sampled at 400 MSPS;<br>Broadband DC to 200 MHz, DC Coupled     |
|                                    | 95       | dB       |       | Fin = 70.1 MHz, 95% FS, sine sampled at 400 MSPS;<br>Broadband DC to 200 MHz, AC Coupled     |
| Harmonic Distortion                | 58       | dB       |       | Fin = 70.1 MHz, 95% FS, sine sampled at 400 MSPS;<br>Broadband DC to 200 MHz, DC Coupled     |
|                                    | 82.1     | dB       |       | Fin = 70.1 MHz, 95% FS, sine sampled at 400 MSPS;<br>Broadband DC to 200 MHz, AC Coupled     |
| ENOB                               | 10.1     | bits     |       | Fin = 70.1 MHz, 95% FS, sine sampled at 400 MSPS;<br>Broadband DC to 200 MHz, DC Coupled     |
|                                    | 10.9     | bits     |       | Fin = 70.1 MHz, 95% FS, sine sampled at 400 MSPS;<br>Broadband DC to 200 MHz, AC Coupled     |
| SNR                                | 62.7     | dB       |       | Fin = 70.1 MHz, 95% FS, sine sampled at 400 MSPS;<br>Broadband DC to 200 MHz, DC Coupled     |
|                                    | 67.3     | dB       |       | Fin = 70.1 MHz, 95% FS, sine sampled at 400 MSPS;<br>Broadband DC to 200 MHz, AC Coupled     |
| Crosstalk                          | -91/-100 | dB       |       | Measured channel grounded with a 101 MHz, 95% FS sine input on other channel (DC/AC coupled) |
| Noise Floor                        | -100     | dB       |       | Fin = 70 MHz, 95% FS, sine sampled at 400 MSPS;<br>Broadband DC to 200 MHz, AC Coupled       |
|                                    | -105     | dB       |       | Fin = 70 MHz, 95% FS, sine sampled at 400 MSPS;<br>Broadband DC to 200 MHz, AC Coupled       |
| Offset Error                       | < 500    | μV       |       | Factory calibration, average of 64K samples after warmup.                                    |
| Gain Error                         | <0.2     | %        |       | Factory calibration after warmup.                                                            |

| Over recommended operating free-air ter | mperature range at 0° | C to +60°C, un | less otherwise noted.                           |  |
|-----------------------------------------|-----------------------|----------------|-------------------------------------------------|--|
| Parameter                               | Тур                   | Units          | Notes                                           |  |
| DAC Channels                            |                       |                | ·                                               |  |
| Analog Output Range                     | +/-450                | mV             | Typical, AC Coupled                             |  |
|                                         | +/-500                | mV             | Typical, DC Coupled                             |  |
| Analog Output Bandwidth                 | 220                   | MHz            | DC Coupled, no sin(x)/x compensation            |  |
|                                         | 350                   | MHz            | AC Coupled, no sin(x)/x compensation            |  |
| Output Amplitude Variation              | 0.7                   | dB             | 0-100 MHz, DC Coupled, no sin(x)/x compensation |  |
|                                         | 0.8                   | dB             | 1-100 MHz, AC Coupled, no sin(x)/x compensation |  |
| SFDR                                    | 66                    | dB             | 70.1 MHz sine output, 0 dBFS, AC coupled        |  |
|                                         | 50                    | dB             | 70.1 MHz sine output, 0 dBFS, DC coupled        |  |
| S/N                                     | 59.7                  | dB             | 70.1 MHz sine output, 0 dBFS, AC coupled        |  |
|                                         | 58                    | dB             | 70.1 MHz sine output, 0 dBFS, DC coupled        |  |
| THD                                     | -62                   | dB             | 70.1 MHz sine output, 0 dBFS, AC coupled        |  |
|                                         | -49                   | dB             | 70.1 MHz sine output, 0 dBFS, DC coupled        |  |
| Intermodulation Distortion              | <-75                  | dB             | 70+/-0.5 MHz, -6dBfs, AC Coupled                |  |
| Channel Crosstalk                       | TBD                   | dB             | Aggressor = 125.1 MHz, -3 dBfs adjacent channel |  |
| Noise floor                             | -100                  | dB             | AC or DC output                                 |  |
| Gain Error                              | < 0.02                | % of FS        | Calibrated                                      |  |
| Offset Error                            | <10                   | mV             | Calibrated                                      |  |





### **Architecture and Features**

The X6-400M module architecture integrates analog IO with an FPGA computing core, memories and PCI host interface. This architecture tightly couples the FPGA to the analog and enables the module to perform real-time signal processing with low latency and extremely high rates making it ideal as a front-end for demanding applications in wireless, RADAR and medical imaging applications.

#### Analog IO

The analog front end of the X6-400M module has two simultaneously sampling channels of 14-bit, 400MSPS or 12-bit 500 MSPS A/D input. The A/D inputs have an analog input bandwidth of up to 400 MHz for wideband and direct sampling applications. The A/Ds are directly connected to the FPGA for minimum data latency. In the standard logic, the A/Ds have an interface component that receives the data, provides digital error correction, and a FIFO memory for buffering.

The two DAC channels have are 16-bit and have a maximum update rate of 500MSPS in dual channel mode, or 1 GSPS in single channel mode. The DAC also has optional interpolation modes of 2x and 4x. The DAC can also operate without any interpolation. Coarse mixing functions permit the DAC to move the output to several Nyquist zones.



The A/D and DAC channels operate synchronously for simultaneously sampling systems using the external clock input. Controls for triggering allow precise control over the collection of data and are integrated into the FPGA logic. Trigger modes include frames of programmable size, external and software. Multiple cards can sample simultaneously by using external trigger inputs. The trigger component in the logic can be customized in the logic to accommodate a variety of triggering requirements.

A non-volatile ROM is used to store the calibration coefficients for the analog and is programmed during factory test.

#### FPGA Core

The X6 Module family has a Virtex6 FPGA and memory at its core for DSP and control. The Virtex6 FPGA is capable of over 1 Tera MACs (SX315T operating at 500 MHz internally) with over 1300 DSP elements in the SX315T FPGA. In addition to the raw processing power, the FPGA fabric integrates logic, memory and connectivity features that make the FPGA capable of applying this processing power to virtually any algorithm and sustaining performance in real-time. The FPGA has direct access to four banks of 1GB DRAM. These memories allow the FPGA working space for computation, required by DSP functions like FFTs, and bulk data storage needed for system data buffering and algorithms like Doppler delay. A multiple-queue controller component in the FPGA implements multiple data buffers in the DRAM that is used for system data buffering and algorithm support.

The X6 module family uses the Virtex6 FPGA as a system-on-chip to integrate all the features for highest performance. As such, all IO, memory and host interfaces connect directly to the FPGA – providing direct connection to the data and control for maximum flexibility and performance. Firmware for the FPGA completely defines the data flow, signal processing, controls and host interfaces, allowing complete customization of the X6 module functionality. Logic utilization is typically <10% of the device.



#### **PCI Express Host Interface**

The X6 architecture delivers over 2 GB/s sustained data rates over PCI Express Gen2 using the Velocia packet system. The Velocia packet system is an application interface layer on top of the fundamental PCI Express interface that provides an efficient and flexible host interface supporting high data rates with minimal host support. Using the Velocia packet system, data is transferred to the host as variable sized packets using the PCIe controller interface. The packet data system controls the flow of packets to the host, or other recipient, using a credit system managed in cooperation with the host software. The packets may be transmitted continuously for streams of data from the A/Ds, or as occasional packets for status, controls and analysis results. For all types of applications, the data buffering and flow control system delivers high throughput with low latency and complete flexibility for data types and packet sizes to match the application requirements. Firmware components for assembling and dissembling packets are provided in the FrameWork Logic that allow applications to rapidly integrate data streams and controls into the packet system with minimum effort.

The PCI Express interface is implemented in the Virtex6 FPGA using 8 GTX serial ports, for a maximum bit rate of over 40 Gbps, full duplex. Data encoding and protocol limit practical in-system data rates to about 400 MB/s per lane. Since PCI Express is not a shared bus but rather a point-to-point channel, system architectures can achieve high sustained data rates between devices – resulting in higher system-level performance and lower overall cost.

#### **PCI Host Interface**

The X6 family can be optionally configured with a PCI interface capable of over 200 MB/s sustained rates. The Velocia architecture is the same as the PCI Express system, supporting the packet system with DMA.

#### System Data Plane Ports and Digital IO

The X6 module family has eight high speed serial data links on J16 for system interconnect, operating at up to 5 Gbps per link, full duplex. These links enable the X6 modules to integrate into switched fabric systems such as VPX to create powerful computing and signal processing architectures. The standard logic uses these lanes as two Aurora ports of 4 lanes each. Other protocols such as SRIO and SFPDP may be implemented in the FPGA.

J4 connector has 32 digital lines that connect to the FPGA. These digital IO lines are direct connections to the FPGA.

#### Module Management

The X6 family has temperature monitoring for the FPGA die to detect overheating. The temperature sensor is set so that power shuts when a critical temperature is exceeded. This function is independent of the FPGA.

The data acquisition process can be monitored using the module alert mechanism. The alerts provide information on the timing of important events such as triggering, overranges and thermal overload. Packets containing data about the alert including an absolute system timestamp of the alert, and other information such as current temperature. This provides a precise overview of the card data acquisition process by recording the occurrence of these real-time events making the card easier to integrate into larger systems.

#### **FPGA Configuration**

The modules uses a FLASH memory for the Virtex 6 FPGA image. This FLASH can be programmed in-system using a software applet. There are two images in the FLASH: an application image and a "golden" image as a backup.

During development, the JTAG interface to the FPGA is used for development tools such as ChipScope and MATLAB. The FPGA JTAG connector is compatible with Xilinx Platform USB Cable.

#### **Software Tools**

Software development tools for the module provides comprehensive support including device drivers, data buffering, card controls, and utilities that allow developers to be productive from the start. At the most fundamental level, the software tools

deliver data buffers to your application without the burden of low-level real-time control of the cards. Software classes provide C++ developers a powerful, high-level interface to the card that makes real-time, high speed data acquisition easier to integrate into applications.

Software for data logging and analysis are provided with every module. Data can be logged to system memory at full rate or to disk drives at rates supported by the drive and controller. Triggering and sample rate controls allow you to use the module's performance in your applications without ever writing code. Innovative software applets include *Binview* which provides data viewing, analysis and import to MATLAB for large data files.

Support for the Microsoft, Embarcadero and GNU C++ toolchains is provided. Supported OSes include Windows, Linux and VxWorks. For more information, the software tools User Guide and on-line help may be downloaded.

### Logic Tools

High speed DSP, analysis, customized triggering and other unique features may be added to the module by modifying the logic. The FrameWork Logic tools provide support for RTL and MATLAB developments. The standard logic provides a hardware interface layer that allows designers to concentrate on the application-specific portions of the design. Designer can build upon the Innovative components for packet handling, hardware interfaces and system functions, the Xilinx IP core library, and third party IP. RTL source for the FrameWork Logic is provided for customization for most components. Each design is provided as a Xilinx ISE project, with a ModelSim testbench illustrating logic functionality.



Using MATLAB Simulink for Logic Design

The MATLAB Board Support Package (BSP) allows logic development using Simulink and Xilinx System Generator. These tools provide a graphical design environment that integrates the logic into MATLAB Simulink for complete hardware-in-the-loop testing and development. This is an extremely power design methodology, since MATLAB can be used to generate, analyze and display the signals in the logic real-time in the system. Once the development is complete, the logic can be embedded in the FrameWork logic using the RTL tools.

The FrameWork Logic User sales brochure and User Guide more fully detail the development tools. Some of the more important logic functions are shown here.

| Logic Core       | Description                                                                                                                        | Features                                                                                                                                                                               |
|------------------|------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PCIe Interface   | Interface to PCI Express bus supporting x1 to x8 lanes,<br>Gen1 or Gen2. Implements Velocia packet system and<br>Wishbone SOC bus. | Supports sustained data rates of up to 2 GB/s. Automates DMA transfers to the system using Velocia packet protocol. Wishbone SOC bus provides flexible bus architecture for designers. |
| Aurora Interface | Interface to x4 Aurora port for system expansion and data communications.                                                          | Provides up to 1 GB/s data port to other cards for system expansion<br>and data plane integration. Sub-channel support for messaging.                                                  |
| Router           | Velocia packet router.                                                                                                             | Dynamically steers packets amongst source and destination logic components.                                                                                                            |
| Packetizer       | Creates Velocia or VITA 49 packets.                                                                                                | Data packetizing and buffering for logic components for integration into Velocia packet system.                                                                                        |
| Deframer         | Parses Velocia packets and dissembles them.                                                                                        | Deframer is used to extract data payloads from packets for logic component integration into Velocia packet system.                                                                     |

#### **IP for X6 Modules**

Innovative provides a range of down-conversion channelizer logic cores for wideband and narrowband receiver applications. The X6 modules provide powerful receiver functionality integrated for IF processing with the addition of these cores.

The DDC channelizers are offered in channel densities from 4 to 256. The four channel DDC offers complete flexibility and independence in the channels, while the 128 and 256 channel cores offer higher density for uniform channel width applications. The DDC cores are highly configurable and include programmable channel filters, decimation rates, tuning and gain controls. An integrated power meter allows the DDC to measure any channel power for AGC controls. Multiple cores can be used for higher channel counts.

Each IP core is provided with a MATLAB simulation model that shows bit-true, cycle-true functionality. Signal processing designers can then use this model for channel design and performance studies. Filter coefficients and other parameters from the MATLAB simulation can be directly loaded to the hardware for verification.

#### **DDC Cores**

| Part<br>Number | IP Core    | Channels | Tuning  | Decimation   | Max<br>Bandwidth | Channel Filter              |
|----------------|------------|----------|---------|--------------|------------------|-----------------------------|
| 58014          | IP-MDDC4   | 4        | Fs/2^32 | 16 to 32768  | Fs/16            | Programmable 100 tap filter |
| 58015          | IP-MDDC128 | 128      | Fs/2^32 | 512 to 16384 | Fs/512           | Programmable 100 tap filter |
| 58528          | IP-DDC256  | 256      | Fs/2^32 | 512 to 16384 | Fs/512           | Programmable 100 tap filter |

Signal processing cores for communications applications are available for Virtex6.

| Part Number | IP Core          | Features                                                                           |  |
|-------------|------------------|------------------------------------------------------------------------------------|--|
| 58001       | PSK Demodulation | N=2,4,8,PI/4. Integrated carrier tracking and bit decision. Data rate to 160 Mbps. |  |
| 58018       | PSK Modulator    | N=2,4,8,PI/4. Data rates up to 160 Mbps.                                           |  |
| 58002       | FSK Demodulation | Coherent demodulation with carrier recovery,                                       |  |
| 58019       | FSK Modulator    | FSK modulation/                                                                    |  |

| 58020 | QAM Modulator | Quadrature Amplitude Modulator.                                                                             |
|-------|---------------|-------------------------------------------------------------------------------------------------------------|
| 58003 | TinyDDS       | Tiny DDS, 1/3 to $\frac{1}{2}$ size of Xilinx DDS with equal SFDR, clock rates to 400 MHz with flow control |
| 58011 | XLFFT         | IP core for 64K to 1M FFTs with windowing functions.                                                        |
| 58012 | Windowing     | IP core for Hann, Blackman and uniform data windowing functions.                                            |
| 58013 | CORDIC        | IP core for sine/cosine generation using CORDIC method, resulting in 1/3 logic size of standard DDS cores.  |
| 58030 | MDUC128       | 128-channel digital upconverter.                                                                            |

#### **OFDM and LTE Cores**

| 58029 | OFDM Transmitter        | OFDM transmit with IFFT, Windowing, Filtering, Cyclic Prefix and Upsample.                                                                                                      |
|-------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 58031 | OFDM Receiver           | OFDM receiver with synchronization, downconversion and channel filtering.                                                                                                       |
| 58032 | LTE Dowlink Transmitter | LTE downlink transmitter core for FDD mode.                                                                                                                                     |
| 58033 | LTE Uplink Receiver     | LTE uplink receiver core for FDD mode includes 2K FFT, timing and frame synchronization using ML estimation method, decoding of SSS and PSS signals for cell ID and frame sync. |

### **Applications Information**

### Cables

The X6-400M module uses coaxial cable assemblies for the analog I/O. The mating cable should have an SMA male connector and 50 ohm characteristic impedance for best signal quality.

### **XMC Adapter Cards**

XMC modules can be used in standard desktop, VPX or or compact PCI/PXI systems using a XMC adapter card. An auxiliary power connector to the PCI Express adapters provides additional power capability for XMC modules when the slot is unable to provide sufficient power. The adapter cards allow the XMC modules to be used in any PCIe or PCI system.

The X6 module family uses the auxiliary P16 connector as a private host interface. Eight Rocket IO lanes with digital IO signals provide support for data transfer rates up to 2.0 GB/s sustained, as well as sideband signals for control and status. Protocols such as Serial Rapid IO and Aurora may be implemented for host communications or custom protocols.

Note that the high speed Rocket IO lanes require a host card electrically capable of supporting the high speed signal pairs. Only the eight lane adapter, P/N 80173 is suitable for high speed P16 applications.

The VPX adapter supports 3U air-cooled or conduction-cooled applications. The adapter has steering for ports A-C and IPMI support. REDI covers for 2-level maintenance applications are also available.

| PCIe-XMC Adapter (80172)<br>x1 PCIe to XMC            | PCIe-XMC Adapter x8 lane<br>(80173)              | PCIe-XMC Adapter x8 lane<br>(80259)      | PCI-XMC Adapter (80167)<br>64-bit, 133 MHz PCI-X host |
|-------------------------------------------------------|--------------------------------------------------|------------------------------------------|-------------------------------------------------------|
| Clock and trigger inputs                              | x8 PCIe to XMC                                   | x8 PCIe to XMC                           | x4 PCIe to XMC                                        |
|                                                       | P16 x8 RIO ports to SATA2 connectors             | P16 x8 RIO ports to SATA connectors      |                                                       |
|                                                       | DIO to MDR68                                     | DIO to MDR68<br>Preferred for X6 Modules |                                                       |
|                                                       |                                                  |                                          |                                                       |
| VPX-XMC Adapter (80262-6)                             | Compact PCI-XMC Adapter                          |                                          |                                                       |
| 3U conduction-cooled VPX                              | (80207)                                          |                                          |                                                       |
| adapter                                               | 64-bit, 133 MHz PCI-X host                       |                                          |                                                       |
| Configurable port A-D mapping<br>Optional REDI covers | x4 PCIe to XMC<br>PXI triggers and clock support |                                          |                                                       |
| XMC-VPX Adapter Minorative                            |                                                  |                                          |                                                       |

Applications that need remote or portable IO can use either the eInstrument PC or eInstrument Node with X6 modules.

### eInstrument PC with Dual PCI Express XMC Modules (90199 or 90201)

Windows/Linux embedded PC Intel Dual Corei7 or low power Atom available 8x USB, GbE, cable PCIe, VGA High speed x8 interconnect between modules GPS disciplined, programmable sample clocks and triggers to XMCs 400 MB/s, 1TB datalogger 9-18VDC operation

### eInstrument DAQ Node – Remote IO using cabled PCI Express (90181) PCI Express system expansion

Up to 7 meter cable electrically isolated from host computer software transparent Supports standalone operation for X6 modules



### **3U VPX PC with Four Expansion Slots and Integrated Timing (90271)**

3U VPX, air-cooled chassis with backplane Rns Windows, Linux, VxWorks Intel Dual Core i5 or i7, 8GB, 256MB SSD 4x USB, GbE, x8 cable PCIe, Displayport, T Integrated timing clocks and triggers with GPS option 400 MB/s, 1TB datalogger AC or DC operation







For PCI applications, adapters for desktop and rackmount systems are available.

#### **IMPORTANT NOTICES**

Innovative Integration Incorporated reserves the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to Innovative Integration's terms and conditions of sale supplied at the time of order acknowledgment.

Innovative Integration warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with Innovative Integration's standard warranty. Testing and other quality control techniques are used to the extent Innovative Integration deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

Innovative Integration assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using Innovative Integration products. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

Innovative Integration does not warrant or represent that any license, either express or implied, is granted under any Innovative Integration patent right, copyright, mask work right, or other Innovative Integration intellectual property right relating to any combination, machine, or process in which Innovative Integration products or services are used. Information published by Innovative Integration regarding third-party products or services does not constitute a license from Innovative Integration to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from Innovative Integration under the patents or other intellectual property of Innovative Integration.

Reproduction of information in Innovative Integration data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice.

Innovative Integration is not responsible or liable for such altered documentation. Resale of Innovative Integration products or services with statements different from or beyond the parameters stated by Innovative Integration for that product or service voids all express and any implied warranties for the associated Innovative Integration product or service and is an unfair and deceptive business practice. Innovative Integration is not responsible or liable for any such statements.

For further information on Innovative Integration products and support see our web site:

www.innovative-dsp.com

Mailing Address: Innovative Integration, Inc.

2390A Ward Avenue, Simi Valley, California 93065

Copyright ©2007, Innovative Integration, Incorporated